# HG changeset patch # User mru # Date 1233357195 0 # Node ID 307b176f91e79dede68505834bf86c551bbe10d7 # Parent 20f235cc125e7c23dbfacf47ae2c5a33c01fb61c ARM: NEON optimised vector_fmul diff -r 20f235cc125e -r 307b176f91e7 arm/dsputil_neon.c --- a/arm/dsputil_neon.c Fri Jan 30 20:39:39 2009 +0000 +++ b/arm/dsputil_neon.c Fri Jan 30 23:13:15 2009 +0000 @@ -146,6 +146,8 @@ DCTELEM *block, int stride, const uint8_t nnzc[6*8]); +void ff_vector_fmul_neon(float *dst, const float *src, int len); + void ff_float_to_int16_neon(int16_t *, const float *, long); void ff_float_to_int16_interleave_neon(int16_t *, const float **, long, int); @@ -242,6 +244,8 @@ c->h264_idct_add16intra = ff_h264_idct_add16intra_neon; c->h264_idct_add8 = ff_h264_idct_add8_neon; + c->vector_fmul = ff_vector_fmul_neon; + if (!(avctx->flags & CODEC_FLAG_BITEXACT)) { c->float_to_int16 = ff_float_to_int16_neon; c->float_to_int16_interleave = ff_float_to_int16_interleave_neon; diff -r 20f235cc125e -r 307b176f91e7 arm/dsputil_neon_s.S --- a/arm/dsputil_neon_s.S Fri Jan 30 20:39:39 2009 +0000 +++ b/arm/dsputil_neon_s.S Fri Jan 30 23:13:15 2009 +0000 @@ -609,3 +609,43 @@ vcvt.s32.f32 q1, q1, #16 b 6b .endfunc + +function ff_vector_fmul_neon, export=1 + mov r3, r0 + subs r2, r2, #8 + vld1.64 {d0-d3}, [r0,:128]! + vld1.64 {d4-d7}, [r1,:128]! + vmul.f32 q8, q0, q2 + vmul.f32 q9, q1, q3 + beq 3f + bics ip, r2, #15 + beq 2f +1: subs ip, ip, #16 + vld1.64 {d0-d1}, [r0,:128]! + vld1.64 {d4-d5}, [r1,:128]! + vmul.f32 q10, q0, q2 + vld1.64 {d2-d3}, [r0,:128]! + vld1.64 {d6-d7}, [r1,:128]! + vmul.f32 q11, q1, q3 + vst1.64 {d16-d19},[r3,:128]! + vld1.64 {d0-d1}, [r0,:128]! + vld1.64 {d4-d5}, [r1,:128]! + vmul.f32 q8, q0, q2 + vld1.64 {d2-d3}, [r0,:128]! + vld1.64 {d6-d7}, [r1,:128]! + vmul.f32 q9, q1, q3 + vst1.64 {d20-d23},[r3,:128]! + bne 1b + ands r2, r2, #15 + beq 3f +2: vld1.64 {d0-d1}, [r0,:128]! + vld1.64 {d4-d5}, [r1,:128]! + vst1.64 {d16-d17},[r3,:128]! + vmul.f32 q8, q0, q2 + vld1.64 {d2-d3}, [r0,:128]! + vld1.64 {d6-d7}, [r1,:128]! + vst1.64 {d18-d19},[r3,:128]! + vmul.f32 q9, q1, q3 +3: vst1.64 {d16-d19},[r3,:128]! + bx lr + .endfunc