2870
|
1 /*
|
|
2 *
|
|
3 * radeon_vid.c
|
|
4 *
|
|
5 * Copyright (C) 2001 Nick Kurshev
|
|
6 *
|
|
7 * BES YUV Framebuffer driver for Radeon cards
|
|
8 *
|
|
9 * This software has been released under the terms of the GNU Public
|
|
10 * license. See http://www.gnu.org/copyleft/gpl.html for details.
|
|
11 *
|
|
12 * This file is partly based on mga_vid and sis_vid stuff from
|
|
13 * mplayer's package.
|
2917
|
14 * Also here was used code from CVS of GATOS project and X11 trees.
|
2870
|
15 */
|
|
16
|
2951
|
17 #define RADEON_VID_VERSION "0.9.9"
|
|
18
|
2870
|
19 /*
|
|
20 It's entirely possible this major conflicts with something else
|
|
21 mknod /dev/radeon_vid c 178 0
|
|
22 */
|
|
23
|
|
24 /*
|
|
25 TODO:
|
|
26 OV0_COLOUR_CNTL brightness saturation
|
|
27 SCALER_GAMMA_SEL_BRIGHT gamma correction ???
|
|
28 OV0_GRAPHICS_KEY_CLR color key
|
|
29 OV0_AUTO_FLIP_CNTL
|
|
30 OV0_FILTER_CNTL
|
|
31 OV0_VIDEO_KEY_CLR
|
|
32 OV0_KEY_CNTL
|
|
33
|
|
34 BPP should be known
|
|
35 */
|
|
36
|
|
37 #include <linux/config.h>
|
|
38 #include <linux/version.h>
|
|
39 #include <linux/module.h>
|
|
40 #include <linux/types.h>
|
|
41 #include <linux/kernel.h>
|
|
42 #include <linux/sched.h>
|
|
43 #include <linux/mm.h>
|
|
44 #include <linux/string.h>
|
|
45 #include <linux/errno.h>
|
|
46 #include <linux/slab.h>
|
|
47 #include <linux/pci.h>
|
|
48 #include <linux/ioport.h>
|
|
49 #include <linux/init.h>
|
|
50
|
|
51 #include "radeon_vid.h"
|
|
52 #include "radeon.h"
|
|
53
|
|
54 #ifdef CONFIG_MTRR
|
|
55 #include <asm/mtrr.h>
|
|
56 #endif
|
|
57
|
|
58 #include <asm/uaccess.h>
|
|
59 #include <asm/system.h>
|
|
60 #include <asm/io.h>
|
|
61
|
|
62 #define TRUE 1
|
|
63 #define FALSE 0
|
|
64
|
|
65 #define RADEON_VID_MAJOR 178
|
|
66
|
|
67
|
|
68 MODULE_AUTHOR("Nick Kurshev <nickols_k@mail.ru>");
|
2951
|
69 MODULE_DESCRIPTION("Accelerated YUV BES driver for Radeons. Version: "RADEON_VID_VERSION);
|
2870
|
70 MODULE_LICENSE("GPL");
|
|
71
|
|
72
|
|
73 typedef struct bes_registers_s
|
|
74 {
|
|
75 /* base address of yuv framebuffer */
|
|
76 uint32_t yuv_base;
|
|
77 uint32_t fourcc;
|
|
78 /* YUV BES registers */
|
|
79 uint32_t reg_load_cntl;
|
|
80 uint32_t h_inc;
|
|
81 uint32_t step_by;
|
|
82 uint32_t y_x_start;
|
|
83 uint32_t y_x_end;
|
|
84 uint32_t v_inc;
|
|
85 uint32_t p1_blank_lines_at_top;
|
|
86 uint32_t vid_buf_pitch0_value;
|
2944
|
87 uint32_t vid_buf_pitch1_value;
|
2870
|
88 uint32_t p1_x_start_end;
|
|
89 uint32_t p2_x_start_end;
|
|
90 uint32_t p3_x_start_end;
|
|
91 uint32_t vid_buf0_base_adrs;
|
|
92 /* These ones are for auto flip: maybe in the future */
|
|
93 uint32_t vid_buf1_base_adrs;
|
|
94 uint32_t vid_buf2_base_adrs;
|
|
95 uint32_t vid_buf3_base_adrs;
|
|
96 uint32_t vid_buf4_base_adrs;
|
|
97 uint32_t vid_buf5_base_adrs;
|
|
98
|
|
99 uint32_t p1_v_accum_init;
|
|
100 uint32_t p1_h_accum_init;
|
|
101 uint32_t p23_h_accum_init;
|
|
102 uint32_t scale_cntl;
|
|
103 uint32_t exclusive_horz;
|
|
104 uint32_t auto_flip_cntl;
|
|
105 uint32_t filter_cntl;
|
|
106 uint32_t colour_cntl;
|
|
107 uint32_t graphics_key_msk;
|
|
108 uint32_t graphics_key_clr;
|
|
109 uint32_t key_cntl;
|
|
110 uint32_t test;
|
|
111 } bes_registers_t;
|
|
112
|
|
113 typedef struct video_registers_s
|
|
114 {
|
|
115 uint32_t name;
|
|
116 uint32_t value;
|
|
117 }video_registers_t;
|
|
118
|
|
119 static bes_registers_t besr;
|
|
120 static video_registers_t vregs[] =
|
|
121 {
|
|
122 { OV0_REG_LOAD_CNTL, 0 },
|
|
123 { OV0_H_INC, 0 },
|
|
124 { OV0_STEP_BY, 0 },
|
|
125 { OV0_Y_X_START, 0 },
|
|
126 { OV0_Y_X_END, 0 },
|
|
127 { OV0_V_INC, 0 },
|
|
128 { OV0_P1_BLANK_LINES_AT_TOP, 0 },
|
|
129 { OV0_VID_BUF_PITCH0_VALUE, 0 },
|
2944
|
130 { OV0_VID_BUF_PITCH1_VALUE, 0 },
|
2870
|
131 { OV0_P1_X_START_END, 0 },
|
|
132 { OV0_P2_X_START_END, 0 },
|
|
133 { OV0_P3_X_START_END, 0 },
|
|
134 { OV0_VID_BUF0_BASE_ADRS, 0 },
|
|
135 { OV0_VID_BUF1_BASE_ADRS, 0 },
|
|
136 { OV0_VID_BUF2_BASE_ADRS, 0 },
|
|
137 { OV0_VID_BUF3_BASE_ADRS, 0 },
|
|
138 { OV0_VID_BUF4_BASE_ADRS, 0 },
|
|
139 { OV0_VID_BUF5_BASE_ADRS, 0 },
|
|
140 { OV0_P1_V_ACCUM_INIT, 0 },
|
|
141 { OV0_P1_H_ACCUM_INIT, 0 },
|
|
142 { OV0_P23_H_ACCUM_INIT, 0 },
|
|
143 { OV0_SCALE_CNTL, 0 },
|
|
144 { OV0_EXCLUSIVE_HORZ, 0 },
|
|
145 { OV0_AUTO_FLIP_CNTL, 0 },
|
|
146 { OV0_FILTER_CNTL, 0 },
|
|
147 { OV0_COLOUR_CNTL, 0 },
|
|
148 { OV0_GRAPHICS_KEY_MSK, 0 },
|
|
149 { OV0_GRAPHICS_KEY_CLR, 0 },
|
|
150 { OV0_KEY_CNTL, 0 },
|
|
151 { OV0_TEST, 0 }
|
|
152 };
|
|
153
|
|
154 static uint32_t radeon_vid_in_use = 0;
|
|
155
|
|
156 static uint8_t *radeon_mmio_base = 0;
|
|
157 static uint32_t radeon_mem_base = 0;
|
2951
|
158 #define RADEON_SRC_BASE 0x1000000ULL /* this driver uses all video memory */
|
2870
|
159
|
|
160 static uint32_t radeon_ram_size = 0;
|
|
161
|
|
162 //static struct video_window radeon_win;
|
|
163 static mga_vid_config_t radeon_config;
|
|
164
|
2951
|
165 #undef DEBUG
|
2870
|
166 #if DEBUG
|
|
167 #define RTRACE printk
|
|
168 #else
|
|
169 #define RTRACE(...) ((void)0)
|
|
170 #endif
|
|
171
|
|
172
|
|
173 /*
|
|
174 * IO macros
|
|
175 */
|
|
176
|
|
177 #define INREG8(addr) readb((radeon_mmio_base)+addr)
|
|
178 #define OUTREG8(addr,val) writeb(val, (radeon_mmio_base)+addr)
|
|
179 #define INREG(addr) readl((radeon_mmio_base)+addr)
|
|
180 #define OUTREG(addr,val) writel(val, (radeon_mmio_base)+addr)
|
|
181
|
|
182 static void radeon_vid_save_state( void )
|
|
183 {
|
|
184 size_t i;
|
|
185 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++)
|
|
186 vregs[i].value = INREG(vregs[i].name);
|
|
187 }
|
|
188
|
|
189 static void radeon_vid_restore_state( void )
|
|
190 {
|
|
191 size_t i;
|
|
192 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++)
|
|
193 OUTREG(vregs[i].name,vregs[i].value);
|
|
194 }
|
|
195
|
|
196 static void radeon_vid_stop_video( void )
|
|
197 {
|
|
198 OUTREG(OV0_SCALE_CNTL, SCALER_SOFT_RESET);
|
|
199 OUTREG(OV0_EXCLUSIVE_HORZ, 0);
|
|
200 OUTREG(OV0_AUTO_FLIP_CNTL, 0); /* maybe */
|
|
201 OUTREG(OV0_FILTER_CNTL, 0x0000000f);
|
|
202 /*
|
|
203 OUTREG(OV0_COLOUR_CNTL, (brightness & 0x7f) |
|
|
204 (saturation << 8) |
|
|
205 (saturation << 16));
|
|
206 OUTREG(OV0_GRAPHICS_KEY_MSK, (1 << depth) - 1);
|
|
207 OUTREG(OV0_GRAPHICS_KEY_CLR, colorKey);
|
|
208 */
|
|
209 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_NE);
|
|
210 OUTREG(OV0_TEST, 0);
|
|
211 }
|
|
212
|
|
213 static void radeon_vid_display_video( void )
|
|
214 {
|
|
215 int bes_flags;
|
2925
|
216 RTRACE("radeon_vid: OV0: v_inc=%x h_inc=%x step_by=%x\n",besr.v_inc,besr.h_inc,besr.step_by);
|
2951
|
217 RTRACE("radeon_vid: OV0: vid_buf0_base=%x\n",besr.vid_buf0_base_adrs);
|
2925
|
218 RTRACE("radeon_vid: OV0: y_x_start=%x y_x_end=%x blank_at_top=%x pitch0_value=%x\n"
|
|
219 ,besr.y_x_start,besr.y_x_end,besr.p1_blank_lines_at_top,besr.vid_buf_pitch0_value);
|
2951
|
220 RTRACE("radeon_vid: OV0: p1_x_start_end=%x p2_x_start_end=%x p3_x_start-end=%x\n"
|
|
221 ,besr.p1_x_start_end,besr.p2_x_start_end,besr.p2_x_start_end);
|
|
222 RTRACE("radeon_vid: OV0: p1_v_accum_init=%x p1_h_accum_init=%x p23_h_accum_init=%x\n"
|
|
223 ,besr.p1_v_accum_init,besr.p1_h_accum_init,besr.p23_h_accum_init);
|
2870
|
224 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK);
|
|
225 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK));
|
2951
|
226 /*
|
2870
|
227 OUTREG(OV0_AUTO_FLIP_CNTL,OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD);
|
|
228
|
2917
|
229 OUTREG(OV0_DEINTERLACE_PATTERN,0xAAAAAAAA);
|
2870
|
230
|
|
231 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE));
|
|
232 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE));
|
2951
|
233 */
|
2870
|
234 OUTREG(OV0_H_INC, besr.h_inc);
|
|
235 OUTREG(OV0_STEP_BY, besr.step_by);
|
|
236 OUTREG(OV0_Y_X_START, besr.y_x_start);
|
|
237 OUTREG(OV0_Y_X_END, besr.y_x_end);
|
|
238 OUTREG(OV0_V_INC, besr.v_inc);
|
|
239 OUTREG(OV0_P1_BLANK_LINES_AT_TOP, besr.p1_blank_lines_at_top);
|
|
240 OUTREG(OV0_VID_BUF_PITCH0_VALUE, besr.vid_buf_pitch0_value);
|
2944
|
241 OUTREG(OV0_VID_BUF_PITCH1_VALUE, besr.vid_buf_pitch1_value);
|
2870
|
242 OUTREG(OV0_P1_X_START_END, besr.p1_x_start_end);
|
|
243 OUTREG(OV0_P2_X_START_END, besr.p2_x_start_end);
|
|
244 OUTREG(OV0_P3_X_START_END, besr.p3_x_start_end);
|
|
245 OUTREG(OV0_VID_BUF0_BASE_ADRS, besr.vid_buf0_base_adrs);
|
|
246 OUTREG(OV0_VID_BUF1_BASE_ADRS, besr.vid_buf1_base_adrs);
|
|
247 OUTREG(OV0_VID_BUF2_BASE_ADRS, besr.vid_buf2_base_adrs);
|
|
248 OUTREG(OV0_VID_BUF3_BASE_ADRS, besr.vid_buf3_base_adrs);
|
|
249 OUTREG(OV0_VID_BUF4_BASE_ADRS, besr.vid_buf4_base_adrs);
|
|
250 OUTREG(OV0_VID_BUF5_BASE_ADRS, besr.vid_buf5_base_adrs);
|
|
251 OUTREG(OV0_P1_V_ACCUM_INIT, besr.p1_v_accum_init);
|
|
252 OUTREG(OV0_P1_H_ACCUM_INIT, besr.p1_h_accum_init);
|
|
253 OUTREG(OV0_P23_H_ACCUM_INIT, besr.p23_h_accum_init);
|
|
254
|
|
255 bes_flags = SCALER_ENABLE |
|
|
256 SCALER_DOUBLE_BUFFER |
|
2951
|
257 // SCALER_ADAPTIVE_DEINT |
|
2870
|
258 SCALER_SMART_SWITCH |
|
|
259 SCALER_HORZ_PICK_NEAREST;
|
|
260 switch(besr.fourcc)
|
|
261 {
|
|
262 case IMGFMT_RGB15:
|
|
263 case IMGFMT_BGR15: bes_flags |= SCALER_SOURCE_15BPP; break;
|
|
264 case IMGFMT_RGB16:
|
|
265 case IMGFMT_BGR16: bes_flags |= SCALER_SOURCE_16BPP; break;
|
|
266 case IMGFMT_RGB24:
|
|
267 case IMGFMT_BGR24: bes_flags |= SCALER_SOURCE_24BPP; break;
|
|
268 case IMGFMT_RGB32:
|
|
269 case IMGFMT_BGR32: bes_flags |= SCALER_SOURCE_32BPP; break;
|
|
270
|
2925
|
271 case IMGFMT_UYVY: bes_flags |= SCALER_SOURCE_YVYU422; break;
|
2870
|
272 case IMGFMT_YVU9: bes_flags |= SCALER_SOURCE_YUV9; break;
|
|
273 case IMGFMT_IYUV: bes_flags |= SCALER_SOURCE_YUV12; break;
|
|
274
|
|
275 case IMGFMT_YV12:
|
|
276 case IMGFMT_I420:
|
|
277 case IMGFMT_YUY2:
|
|
278 default: bes_flags |= SCALER_SOURCE_VYUY422; break;
|
|
279 }
|
2951
|
280 RTRACE("radeon_vid: OV0: SCALER=%x\n",bes_flags);
|
2870
|
281 OUTREG(OV0_SCALE_CNTL, bes_flags);
|
|
282 /*
|
|
283 TODO:
|
|
284 brightness: -64 : +63
|
|
285 saturation: 0 : 31
|
|
286 OUTREG(OV0_COLOUR_CNTL, (brightness & 0x7f) |
|
|
287 (saturation << 8) |
|
|
288 (saturation << 16));
|
|
289 OUTREG(OV0_GRAPHICS_KEY_CLR, colkey_red | colkey_green << 8 | colkey_blue << 16);
|
|
290
|
|
291 */
|
|
292 OUTREG(OV0_REG_LOAD_CNTL, 0);
|
|
293 }
|
|
294
|
|
295 static void radeon_vid_start_video( void )
|
|
296 {
|
2925
|
297 radeon_vid_display_video();
|
2870
|
298 }
|
|
299
|
2951
|
300 #define XXX_SRC_X 0
|
|
301 #define XXX_SRC_Y 0
|
2870
|
302
|
2944
|
303 #define XXX_WIDTH config->src_width
|
|
304 #define XXX_HEIGHT config->src_height
|
2870
|
305
|
2951
|
306 #define XXX_DRW_W config->dest_width
|
|
307 #define XXX_DRW_H config->dest_height
|
2925
|
308
|
2870
|
309 static int radeon_vid_init_video( mga_vid_config_t *config )
|
|
310 {
|
2951
|
311 uint32_t tmp,src_w,pitch,h_inc,step_by,left,top;
|
2870
|
312
|
2951
|
313 RTRACE("radeon_vid: usr_config: version = %x format=%x card=%x ram=%u src(%ux%u) dest(%u:%ux%u:%u) frame_size=%u num_frames=%u\n"
|
2870
|
314 ,(uint32_t)config->version
|
2951
|
315 ,(uint32_t)config->format
|
2870
|
316 ,(uint32_t)config->card_type
|
|
317 ,(uint32_t)config->ram_size
|
|
318 ,(uint32_t)config->src_width
|
|
319 ,(uint32_t)config->src_height
|
|
320 ,(uint32_t)config->x_org
|
|
321 ,(uint32_t)config->y_org
|
|
322 ,(uint32_t)config->dest_width
|
|
323 ,(uint32_t)config->dest_height
|
|
324 ,(uint32_t)config->frame_size
|
|
325 ,(uint32_t)config->num_frames);
|
2917
|
326 radeon_vid_stop_video();
|
2870
|
327 switch(config->format)
|
|
328 {
|
|
329 case IMGFMT_RGB15:
|
|
330 case IMGFMT_BGR15:
|
|
331 case IMGFMT_RGB16:
|
|
332 case IMGFMT_BGR16:
|
|
333 case IMGFMT_RGB24:
|
|
334 case IMGFMT_BGR24:
|
|
335 case IMGFMT_RGB32:
|
|
336 case IMGFMT_BGR32:
|
|
337
|
|
338 case IMGFMT_YVU9:
|
|
339 case IMGFMT_IYUV:
|
|
340 case IMGFMT_UYVY:
|
|
341
|
|
342 case IMGFMT_YV12:
|
|
343 case IMGFMT_I420:
|
|
344 case IMGFMT_YUY2:
|
|
345 break;
|
|
346 default:
|
|
347 printk( "radeon_vid: Unsupported pixel format: 0x%X\n",config->format);
|
|
348 return -1;
|
|
349 }
|
2951
|
350 switch(config->format)
|
|
351 {
|
|
352 default:
|
|
353 case IMGFMT_YVU9:
|
|
354 case IMGFMT_IYUV:
|
|
355 case IMGFMT_UYVY:
|
|
356 case IMGFMT_YV12:
|
|
357 case IMGFMT_I420:
|
|
358 case IMGFMT_YUY2:
|
|
359 case IMGFMT_RGB15:
|
|
360 case IMGFMT_BGR15:
|
|
361 case IMGFMT_RGB16:
|
|
362 case IMGFMT_BGR16: pitch = ((XXX_WIDTH*2) + 15) & ~15; break;
|
|
363 case IMGFMT_RGB24:
|
|
364 case IMGFMT_BGR24: pitch = ((XXX_WIDTH*3) + 15) & ~15; break;
|
|
365 case IMGFMT_RGB32:
|
|
366 case IMGFMT_BGR32: pitch = ((XXX_WIDTH*4) + 15) & ~15; break;
|
|
367 }
|
|
368 /*pitch 9c0 ->4e0 */
|
|
369
|
|
370 left = XXX_SRC_X << 16;
|
|
371 top = XXX_SRC_Y << 16;
|
|
372
|
2870
|
373 besr.fourcc = config->format;
|
|
374
|
2951
|
375 besr.v_inc = (config->src_height << 20) / XXX_DRW_H; /*9c0e0 -> 9c528*/
|
2944
|
376 h_inc = (config->src_width << 12) / XXX_DRW_W;
|
|
377 step_by = 1;
|
2870
|
378
|
2944
|
379 while(h_inc >= (2 << 12)) {
|
|
380 step_by++;
|
|
381 h_inc >>= 1;
|
2870
|
382 }
|
|
383
|
|
384 /* keep everything in 16.16 */
|
|
385
|
|
386 besr.vid_buf0_base_adrs = RADEON_SRC_BASE; /* I guess that offset 0 is o'k */
|
2951
|
387 besr.vid_buf0_base_adrs += ((left & ~7) << 1)&0xfffffff0;
|
2870
|
388 besr.vid_buf1_base_adrs = besr.vid_buf0_base_adrs + config->frame_size;
|
|
389 besr.vid_buf2_base_adrs = besr.vid_buf0_base_adrs;
|
|
390 besr.vid_buf3_base_adrs = besr.vid_buf0_base_adrs + config->frame_size;
|
|
391 besr.vid_buf4_base_adrs = besr.vid_buf0_base_adrs;
|
|
392 besr.vid_buf5_base_adrs = besr.vid_buf0_base_adrs + config->frame_size;
|
|
393
|
2951
|
394 tmp = (left & 0x0003ffff) + 0x00028000 + (h_inc << 3);
|
2870
|
395 besr.p1_h_accum_init = ((tmp << 4) & 0x000f8000) |
|
2951
|
396 ((tmp << 12) & 0xf0000000);
|
2870
|
397
|
2951
|
398 tmp = ((left >> 1) & 0x0001ffff) + 0x00028000 + (h_inc << 2);
|
2870
|
399 besr.p23_h_accum_init = ((tmp << 4) & 0x000f8000) |
|
2951
|
400 ((tmp << 12) & 0x70000000);
|
2870
|
401
|
2951
|
402 tmp = (top & 0x0000ffff) + 0x00018000;
|
2870
|
403 besr.p1_v_accum_init = ((tmp << 4) & 0x03ff8000) | 0x00000001;
|
|
404
|
2951
|
405 left = (left >> 16) & 7;
|
2944
|
406 besr.h_inc = h_inc | ((h_inc >> 1) << 16);
|
|
407 besr.step_by = step_by | (step_by << 8);
|
2951
|
408 besr.y_x_start = (config->x_org+8) | (config->y_org << 16); /*5c008->5d009*/
|
2925
|
409 besr.y_x_end = (config->x_org + config->dest_width+8) | ((config->y_org + config->dest_height) << 16);
|
2870
|
410 besr.p1_blank_lines_at_top = 0x00000fff | ((config->src_height - 1) << 16);
|
|
411 besr.vid_buf_pitch0_value = pitch;
|
2944
|
412 besr.vid_buf_pitch1_value = pitch;
|
2925
|
413 RTRACE("radeon_vid: BES: v_inc=%x h_inc=%x step_by=%x\n",besr.v_inc,besr.h_inc,besr.step_by);
|
|
414 RTRACE("radeon_vid: BES: vid_buf0_basey=%x\n",besr.vid_buf0_base_adrs);
|
2870
|
415 RTRACE("radeon_vid: BES: y_x_start=%x y_x_end=%x blank_at_top=%x pitch0_value=%x\n"
|
2925
|
416 ,besr.y_x_start,besr.y_x_end,besr.p1_blank_lines_at_top,besr.vid_buf_pitch0_value);
|
2870
|
417 besr.p1_x_start_end = (config->src_width + left - 1) | (left << 16);
|
|
418 left >>= 1; src_w=config->src_width >> 1;
|
|
419 besr.p2_x_start_end = (src_w + left - 1) | (left << 16);
|
|
420 besr.p3_x_start_end = besr.p2_x_start_end;
|
|
421 return 0;
|
|
422 }
|
|
423
|
|
424 static void radeon_vid_frame_sel(int frame)
|
|
425 {
|
2917
|
426 uint32_t off;
|
|
427 switch(frame)
|
|
428 {
|
|
429 default:
|
|
430 case 0: off = besr.vid_buf0_base_adrs; break;
|
|
431 case 1: off = besr.vid_buf1_base_adrs; break;
|
|
432 case 2: off = besr.vid_buf2_base_adrs; break;
|
|
433 case 3: off = besr.vid_buf3_base_adrs; break;
|
|
434 case 4: off = besr.vid_buf4_base_adrs; break;
|
|
435 case 5: off = besr.vid_buf5_base_adrs; break;
|
|
436 }
|
|
437 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK);
|
|
438 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK));
|
|
439 OUTREG(OV0_VID_BUF0_BASE_ADRS, off);
|
|
440 OUTREG(OV0_REG_LOAD_CNTL, 0);
|
|
441
|
2870
|
442 }
|
|
443
|
2951
|
444 static int video_on = 0;
|
|
445
|
2870
|
446 static int radeon_vid_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
|
|
447 {
|
|
448 int frame;
|
|
449
|
|
450 switch(cmd)
|
|
451 {
|
|
452 case MGA_VID_CONFIG:
|
|
453 RTRACE( "radeon_mmio_base = %p\n",radeon_mmio_base);
|
|
454 RTRACE( "radeon_mem_base = %08x\n",radeon_mem_base);
|
|
455 RTRACE( "radeon_vid: Received configuration\n");
|
|
456
|
|
457 if(copy_from_user(&radeon_config,(mga_vid_config_t*) arg,sizeof(mga_vid_config_t)))
|
|
458 {
|
|
459 printk( "radeon_vid: failed copy from userspace\n");
|
|
460 return(-EFAULT);
|
|
461 }
|
|
462 if(radeon_config.version != MGA_VID_VERSION){
|
|
463 printk( "radeon_vid: incompatible version! driver: %X requested: %X\n",MGA_VID_VERSION,radeon_config.version);
|
|
464 return(-EFAULT);
|
|
465 }
|
|
466
|
|
467 if(radeon_config.frame_size==0 || radeon_config.frame_size>1024*768*2){
|
|
468 printk( "radeon_vid: illegal frame_size: %d\n",radeon_config.frame_size);
|
|
469 return(-EFAULT);
|
|
470 }
|
|
471
|
|
472 if(radeon_config.num_frames<1 || radeon_config.num_frames>4){
|
|
473 printk( "radeon_vid: illegal num_frames: %d\n",radeon_config.num_frames);
|
|
474 return(-EFAULT);
|
|
475 }
|
|
476
|
|
477 /* FIXME: Fake of G400 ;) or would be better G200 ??? */
|
|
478 radeon_config.card_type = 0;
|
|
479 radeon_config.ram_size = radeon_ram_size;
|
|
480
|
|
481 if (copy_to_user((mga_vid_config_t *) arg, &radeon_config, sizeof(mga_vid_config_t)))
|
|
482 {
|
|
483 printk( "radeon_vid: failed copy to userspace\n");
|
|
484 return(-EFAULT);
|
|
485 }
|
|
486 return radeon_vid_init_video(&radeon_config);
|
|
487 break;
|
|
488
|
|
489 case MGA_VID_ON:
|
|
490 RTRACE( "radeon_vid: Video ON (ioctl)\n");
|
2925
|
491 radeon_vid_start_video();
|
2951
|
492 video_on = 1;
|
2870
|
493 break;
|
|
494
|
|
495 case MGA_VID_OFF:
|
|
496 RTRACE( "radeon_vid: Video OFF (ioctl)\n");
|
2951
|
497 if(video_on) radeon_vid_stop_video();
|
|
498 video_on = 0;
|
2870
|
499 break;
|
|
500
|
|
501 case MGA_VID_FSEL:
|
|
502 if(copy_from_user(&frame,(int *) arg,sizeof(int)))
|
|
503 {
|
|
504 printk("radeon_vid: FSEL failed copy from userspace\n");
|
|
505 return(-EFAULT);
|
|
506 }
|
|
507 radeon_vid_frame_sel(frame);
|
|
508 break;
|
|
509
|
|
510 default:
|
|
511 printk( "radeon_vid: Invalid ioctl\n");
|
|
512 return (-EINVAL);
|
|
513 }
|
|
514
|
|
515 return 0;
|
|
516 }
|
|
517
|
|
518 struct ati_card_id_s
|
|
519 {
|
|
520 int id;
|
|
521 char name[17];
|
|
522 }ati_card_ids[]=
|
|
523 {
|
|
524 { PCI_DEVICE_ID_RADEON_QD, "Radeon QD " },
|
|
525 { PCI_DEVICE_ID_RADEON_QE, "Radeon QE " },
|
|
526 { PCI_DEVICE_ID_RADEON_QF, "Radeon QF " },
|
|
527 { PCI_DEVICE_ID_RADEON_QG, "Radeon QG " },
|
|
528 { PCI_DEVICE_ID_RADEON_QY, "Radeon VE QY " },
|
|
529 { PCI_DEVICE_ID_RADEON_QZ, "Radeon VE QZ " },
|
|
530 { PCI_DEVICE_ID_RADEON_LY, "Radeon M6 LY " },
|
|
531 { PCI_DEVICE_ID_RADEON_LZ, "Radeon M6 LZ " },
|
|
532 { PCI_DEVICE_ID_RADEON_LW, "Radeon M7 LW " },
|
|
533 { PCI_DEVICE_ID_R200_QL, "Radeon2 8500 QL " },
|
|
534 { PCI_DEVICE_ID_RV200_QW, "Radeon2 7500 QW " }
|
|
535 };
|
|
536
|
|
537 static int radeon_vid_config_card(void)
|
|
538 {
|
|
539 struct pci_dev *dev = NULL;
|
|
540 size_t i;
|
|
541
|
|
542 for(i=0;i<sizeof(ati_card_ids)/sizeof(struct ati_card_id_s);i++)
|
|
543 if((dev=pci_find_device(PCI_VENDOR_ID_ATI, ati_card_ids[i].id, NULL)))
|
|
544 break;
|
|
545 if(dev)
|
|
546 printk("radeon_vid: Found %s\n",ati_card_ids[i].name);
|
|
547 else
|
|
548 {
|
|
549 printk("radeon_vid: No supported cards found\n");
|
|
550 return FALSE;
|
|
551 }
|
|
552
|
|
553 radeon_mmio_base = ioremap_nocache(pci_resource_start (dev, 2),RADEON_REGSIZE);
|
|
554 radeon_mem_base = dev->resource[0].start;
|
|
555
|
|
556 RTRACE( "radeon_vid: MMIO at 0x%p\n", radeon_mmio_base);
|
|
557 RTRACE( "radeon_vid: Frame Buffer at 0x%08x\n", radeon_mem_base);
|
|
558
|
|
559 radeon_ram_size = pci_resource_len(dev, 0)/0x100000;
|
|
560
|
|
561 return TRUE;
|
|
562 }
|
|
563
|
|
564
|
|
565 static ssize_t radeon_vid_read(struct file *file, char *buf, size_t count, loff_t *ppos)
|
|
566 {
|
|
567 return -EINVAL;
|
|
568 }
|
|
569
|
|
570 static ssize_t radeon_vid_write(struct file *file, const char *buf, size_t count, loff_t *ppos)
|
|
571 {
|
|
572 return -EINVAL;
|
|
573 }
|
|
574
|
|
575 static int radeon_vid_mmap(struct file *file, struct vm_area_struct *vma)
|
|
576 {
|
|
577
|
|
578 RTRACE( "radeon_vid: mapping video memory into userspace\n");
|
|
579 if(remap_page_range(vma->vm_start, radeon_mem_base + RADEON_SRC_BASE,
|
|
580 vma->vm_end - vma->vm_start, vma->vm_page_prot))
|
|
581 {
|
|
582 printk( "radeon_vid: error mapping video memory\n");
|
|
583 return(-EAGAIN);
|
|
584 }
|
|
585
|
|
586 return(0);
|
|
587 }
|
|
588
|
|
589 static int radeon_vid_release(struct inode *inode, struct file *file)
|
|
590 {
|
|
591 //Close the window just in case
|
|
592 radeon_vid_in_use = 0;
|
|
593 radeon_vid_stop_video();
|
|
594
|
|
595 MOD_DEC_USE_COUNT;
|
|
596 return 0;
|
|
597 }
|
|
598
|
|
599 static long long radeon_vid_lseek(struct file *file, long long offset, int origin)
|
|
600 {
|
|
601 return -ESPIPE;
|
|
602 }
|
|
603
|
|
604 static int radeon_vid_open(struct inode *inode, struct file *file)
|
|
605 {
|
|
606 int minor = MINOR(inode->i_rdev);
|
|
607
|
|
608 if(minor != 0)
|
|
609 return(-ENXIO);
|
|
610
|
|
611 if(radeon_vid_in_use == 1)
|
|
612 return(-EBUSY);
|
|
613
|
|
614 radeon_vid_in_use = 1;
|
|
615 MOD_INC_USE_COUNT;
|
|
616 return(0);
|
|
617 }
|
|
618
|
|
619 #if LINUX_VERSION_CODE >= 0x020400
|
|
620 static struct file_operations radeon_vid_fops =
|
|
621 {
|
|
622 llseek: radeon_vid_lseek,
|
|
623 read: radeon_vid_read,
|
|
624 write: radeon_vid_write,
|
|
625 ioctl: radeon_vid_ioctl,
|
|
626 mmap: radeon_vid_mmap,
|
|
627 open: radeon_vid_open,
|
|
628 release: radeon_vid_release
|
|
629 };
|
|
630 #else
|
|
631 static struct file_operations radeon_vid_fops =
|
|
632 {
|
|
633 radeon_vid_lseek,
|
|
634 radeon_vid_read,
|
|
635 radeon_vid_write,
|
|
636 NULL,
|
|
637 NULL,
|
|
638 radeon_vid_ioctl,
|
|
639 radeon_vid_mmap,
|
|
640 radeon_vid_open,
|
|
641 NULL,
|
|
642 radeon_vid_release
|
|
643 };
|
|
644 #endif
|
|
645
|
|
646 /*
|
|
647 * Main Initialization Function
|
|
648 */
|
|
649
|
|
650
|
|
651 static int radeon_vid_initialize(void)
|
|
652 {
|
|
653 radeon_vid_in_use = 0;
|
|
654
|
|
655 RTRACE( "Radeon BES YUV Video interface v0.01 (c) Nick Kurshev\n");
|
|
656 if(register_chrdev(RADEON_VID_MAJOR, "radeon_vid", &radeon_vid_fops))
|
|
657 {
|
|
658 printk( "radeon_vid: unable to get major: %d\n", RADEON_VID_MAJOR);
|
|
659 return -EIO;
|
|
660 }
|
|
661
|
|
662 if (!radeon_vid_config_card())
|
|
663 {
|
|
664 printk("radeon_vid: can't configure this card\n");
|
|
665 unregister_chrdev(RADEON_VID_MAJOR, "radeon_vid");
|
|
666 return -EINVAL;
|
|
667 }
|
|
668 radeon_vid_save_state();
|
|
669 return(0);
|
|
670 }
|
|
671
|
|
672 int init_module(void)
|
|
673 {
|
|
674 return radeon_vid_initialize();
|
|
675 }
|
|
676
|
|
677 void cleanup_module(void)
|
|
678 {
|
|
679 radeon_vid_restore_state();
|
|
680 if(radeon_mmio_base)
|
|
681 iounmap(radeon_mmio_base);
|
|
682
|
|
683 RTRACE( "radeon_vid: Cleaning up module\n");
|
|
684 unregister_chrdev(RADEON_VID_MAJOR, "radeon_vid");
|
|
685 }
|
|
686
|