Mercurial > mplayer.hg
annotate vidix/drivers/radeon_vid.c @ 4396:a07b7233930b
Support for HW equalizing through VAA
author | nick |
---|---|
date | Mon, 28 Jan 2002 08:37:58 +0000 |
parents | 4f36681c95f8 |
children | 78878b1adb80 |
rev | line source |
---|---|
3996 | 1 /* |
2 radeon_vid - VIDIX based video driver for Radeon and Rage128 chips | |
4030 | 3 Copyrights 2002 Nick Kurshev. This file is based on sources from |
4 GATOS (gatos.sf.net) and X11 (www.xfree86.org) | |
5 Licence: GPL | |
3996 | 6 */ |
7 | |
8 #include <errno.h> | |
9 #include <stdio.h> | |
10 #include <stdlib.h> | |
11 #include <string.h> | |
12 #include <math.h> | |
4003
92c59012249d
stdint.h replaced by inttypes.h (used more frequently in the sources)
pl
parents:
3996
diff
changeset
|
13 #include <inttypes.h> |
4201 | 14 #include "../../libdha/pci_ids.h" |
15 #include "../../libdha/pci_names.h" | |
3996 | 16 #include "../vidix.h" |
17 #include "../fourcc.h" | |
18 #include "../../libdha/libdha.h" | |
19 #include "radeon.h" | |
20 | |
21 #ifdef RAGE128 | |
22 #define RADEON_MSG "Rage128_vid:" | |
23 #define X_ADJUST 0 | |
24 #else | |
25 #define RADEON_MSG "Radeon_vid:" | |
26 #define X_ADJUST 8 | |
27 #ifndef RADEON | |
28 #define RADEON | |
29 #endif | |
30 #endif | |
31 | |
4030 | 32 static int __verbose = 0; |
4015 | 33 |
3996 | 34 typedef struct bes_registers_s |
35 { | |
36 /* base address of yuv framebuffer */ | |
37 uint32_t yuv_base; | |
38 uint32_t fourcc; | |
39 uint32_t dest_bpp; | |
40 /* YUV BES registers */ | |
41 uint32_t reg_load_cntl; | |
42 uint32_t h_inc; | |
43 uint32_t step_by; | |
44 uint32_t y_x_start; | |
45 uint32_t y_x_end; | |
46 uint32_t v_inc; | |
47 uint32_t p1_blank_lines_at_top; | |
48 uint32_t p23_blank_lines_at_top; | |
49 uint32_t vid_buf_pitch0_value; | |
50 uint32_t vid_buf_pitch1_value; | |
51 uint32_t p1_x_start_end; | |
52 uint32_t p2_x_start_end; | |
53 uint32_t p3_x_start_end; | |
54 uint32_t base_addr; | |
55 uint32_t vid_buf0_base_adrs; | |
56 /* These ones are for auto flip: maybe in the future */ | |
57 uint32_t vid_buf1_base_adrs; | |
58 uint32_t vid_buf2_base_adrs; | |
59 uint32_t vid_buf3_base_adrs; | |
60 uint32_t vid_buf4_base_adrs; | |
61 uint32_t vid_buf5_base_adrs; | |
62 | |
63 uint32_t p1_v_accum_init; | |
64 uint32_t p1_h_accum_init; | |
65 uint32_t p23_v_accum_init; | |
66 uint32_t p23_h_accum_init; | |
67 uint32_t scale_cntl; | |
68 uint32_t exclusive_horz; | |
69 uint32_t auto_flip_cntl; | |
70 uint32_t filter_cntl; | |
71 uint32_t key_cntl; | |
72 uint32_t test; | |
73 /* Configurable stuff */ | |
74 int double_buff; | |
75 | |
76 int brightness; | |
77 int saturation; | |
78 | |
79 int ckey_on; | |
80 uint32_t graphics_key_clr; | |
81 uint32_t graphics_key_msk; | |
82 | |
83 int deinterlace_on; | |
84 uint32_t deinterlace_pattern; | |
85 | |
86 } bes_registers_t; | |
87 | |
88 typedef struct video_registers_s | |
89 { | |
90 const char * sname; | |
91 uint32_t name; | |
92 uint32_t value; | |
93 }video_registers_t; | |
94 | |
95 static bes_registers_t besr; | |
96 #ifndef RAGE128 | |
97 static int IsR200=0; | |
98 #endif | |
99 #define DECLARE_VREG(name) { #name, name, 0 } | |
100 static video_registers_t vregs[] = | |
101 { | |
102 DECLARE_VREG(VIDEOMUX_CNTL), | |
103 DECLARE_VREG(VIPPAD_MASK), | |
104 DECLARE_VREG(VIPPAD1_A), | |
105 DECLARE_VREG(VIPPAD1_EN), | |
106 DECLARE_VREG(VIPPAD1_Y), | |
107 DECLARE_VREG(OV0_Y_X_START), | |
108 DECLARE_VREG(OV0_Y_X_END), | |
109 DECLARE_VREG(OV0_PIPELINE_CNTL), | |
110 DECLARE_VREG(OV0_EXCLUSIVE_HORZ), | |
111 DECLARE_VREG(OV0_EXCLUSIVE_VERT), | |
112 DECLARE_VREG(OV0_REG_LOAD_CNTL), | |
113 DECLARE_VREG(OV0_SCALE_CNTL), | |
114 DECLARE_VREG(OV0_V_INC), | |
115 DECLARE_VREG(OV0_P1_V_ACCUM_INIT), | |
116 DECLARE_VREG(OV0_P23_V_ACCUM_INIT), | |
117 DECLARE_VREG(OV0_P1_BLANK_LINES_AT_TOP), | |
118 DECLARE_VREG(OV0_P23_BLANK_LINES_AT_TOP), | |
119 #ifdef RADEON | |
120 DECLARE_VREG(OV0_BASE_ADDR), | |
121 #endif | |
122 DECLARE_VREG(OV0_VID_BUF0_BASE_ADRS), | |
123 DECLARE_VREG(OV0_VID_BUF1_BASE_ADRS), | |
124 DECLARE_VREG(OV0_VID_BUF2_BASE_ADRS), | |
125 DECLARE_VREG(OV0_VID_BUF3_BASE_ADRS), | |
126 DECLARE_VREG(OV0_VID_BUF4_BASE_ADRS), | |
127 DECLARE_VREG(OV0_VID_BUF5_BASE_ADRS), | |
128 DECLARE_VREG(OV0_VID_BUF_PITCH0_VALUE), | |
129 DECLARE_VREG(OV0_VID_BUF_PITCH1_VALUE), | |
130 DECLARE_VREG(OV0_AUTO_FLIP_CNTL), | |
131 DECLARE_VREG(OV0_DEINTERLACE_PATTERN), | |
132 DECLARE_VREG(OV0_SUBMIT_HISTORY), | |
133 DECLARE_VREG(OV0_H_INC), | |
134 DECLARE_VREG(OV0_STEP_BY), | |
135 DECLARE_VREG(OV0_P1_H_ACCUM_INIT), | |
136 DECLARE_VREG(OV0_P23_H_ACCUM_INIT), | |
137 DECLARE_VREG(OV0_P1_X_START_END), | |
138 DECLARE_VREG(OV0_P2_X_START_END), | |
139 DECLARE_VREG(OV0_P3_X_START_END), | |
140 DECLARE_VREG(OV0_FILTER_CNTL), | |
141 DECLARE_VREG(OV0_FOUR_TAP_COEF_0), | |
142 DECLARE_VREG(OV0_FOUR_TAP_COEF_1), | |
143 DECLARE_VREG(OV0_FOUR_TAP_COEF_2), | |
144 DECLARE_VREG(OV0_FOUR_TAP_COEF_3), | |
145 DECLARE_VREG(OV0_FOUR_TAP_COEF_4), | |
146 DECLARE_VREG(OV0_FLAG_CNTL), | |
147 #ifdef RAGE128 | |
148 DECLARE_VREG(OV0_COLOUR_CNTL), | |
149 #else | |
150 DECLARE_VREG(OV0_SLICE_CNTL), | |
151 #endif | |
152 DECLARE_VREG(OV0_VID_KEY_CLR), | |
153 DECLARE_VREG(OV0_VID_KEY_MSK), | |
154 DECLARE_VREG(OV0_GRAPHICS_KEY_CLR), | |
155 DECLARE_VREG(OV0_GRAPHICS_KEY_MSK), | |
156 DECLARE_VREG(OV0_KEY_CNTL), | |
157 DECLARE_VREG(OV0_TEST), | |
158 DECLARE_VREG(OV0_LIN_TRANS_A), | |
159 DECLARE_VREG(OV0_LIN_TRANS_B), | |
160 DECLARE_VREG(OV0_LIN_TRANS_C), | |
161 DECLARE_VREG(OV0_LIN_TRANS_D), | |
162 DECLARE_VREG(OV0_LIN_TRANS_E), | |
163 DECLARE_VREG(OV0_LIN_TRANS_F), | |
164 DECLARE_VREG(OV0_GAMMA_0_F), | |
165 DECLARE_VREG(OV0_GAMMA_10_1F), | |
166 DECLARE_VREG(OV0_GAMMA_20_3F), | |
167 DECLARE_VREG(OV0_GAMMA_40_7F), | |
168 DECLARE_VREG(OV0_GAMMA_380_3BF), | |
169 DECLARE_VREG(OV0_GAMMA_3C0_3FF), | |
170 DECLARE_VREG(SUBPIC_CNTL), | |
171 DECLARE_VREG(SUBPIC_DEFCOLCON), | |
172 DECLARE_VREG(SUBPIC_Y_X_START), | |
173 DECLARE_VREG(SUBPIC_Y_X_END), | |
174 DECLARE_VREG(SUBPIC_V_INC), | |
175 DECLARE_VREG(SUBPIC_H_INC), | |
176 DECLARE_VREG(SUBPIC_BUF0_OFFSET), | |
177 DECLARE_VREG(SUBPIC_BUF1_OFFSET), | |
178 DECLARE_VREG(SUBPIC_LC0_OFFSET), | |
179 DECLARE_VREG(SUBPIC_LC1_OFFSET), | |
180 DECLARE_VREG(SUBPIC_PITCH), | |
181 DECLARE_VREG(SUBPIC_BTN_HLI_COLCON), | |
182 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_START), | |
183 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_END), | |
184 DECLARE_VREG(SUBPIC_PALETTE_INDEX), | |
185 DECLARE_VREG(SUBPIC_PALETTE_DATA), | |
186 DECLARE_VREG(SUBPIC_H_ACCUM_INIT), | |
187 DECLARE_VREG(SUBPIC_V_ACCUM_INIT), | |
188 DECLARE_VREG(IDCT_RUNS), | |
189 DECLARE_VREG(IDCT_LEVELS), | |
190 DECLARE_VREG(IDCT_AUTH_CONTROL), | |
191 DECLARE_VREG(IDCT_AUTH), | |
192 DECLARE_VREG(IDCT_CONTROL) | |
193 }; | |
4030 | 194 |
3996 | 195 static void * radeon_mmio_base = 0; |
196 static void * radeon_mem_base = 0; | |
197 static int32_t radeon_overlay_off = 0; | |
198 static uint32_t radeon_ram_size = 0; | |
199 | |
4012 | 200 #define GETREG(TYPE,PTR,OFFZ) (*((volatile TYPE*)((PTR)+(OFFZ)))) |
201 #define SETREG(TYPE,PTR,OFFZ,VAL) (*((volatile TYPE*)((PTR)+(OFFZ))))=VAL | |
202 | |
203 #define INREG8(addr) GETREG(uint8_t,(uint32_t)(radeon_mmio_base),addr) | |
204 #define OUTREG8(addr,val) SETREG(uint8_t,(uint32_t)(radeon_mmio_base),addr,val) | |
205 #define INREG(addr) GETREG(uint32_t,(uint32_t)(radeon_mmio_base),addr) | |
206 #define OUTREG(addr,val) SETREG(uint32_t,(uint32_t)(radeon_mmio_base),addr,val) | |
3996 | 207 #define OUTREGP(addr,val,mask) \ |
208 do { \ | |
209 unsigned int _tmp = INREG(addr); \ | |
210 _tmp &= (mask); \ | |
211 _tmp |= (val); \ | |
212 OUTREG(addr, _tmp); \ | |
213 } while (0) | |
214 | |
215 static uint32_t radeon_vid_get_dbpp( void ) | |
216 { | |
217 uint32_t dbpp,retval; | |
218 dbpp = (INREG(CRTC_GEN_CNTL)>>8)& 0xF; | |
219 switch(dbpp) | |
220 { | |
221 case DST_8BPP: retval = 8; break; | |
222 case DST_15BPP: retval = 15; break; | |
223 case DST_16BPP: retval = 16; break; | |
224 case DST_24BPP: retval = 24; break; | |
225 default: retval=32; break; | |
226 } | |
227 return retval; | |
228 } | |
229 | |
230 static int radeon_is_dbl_scan( void ) | |
231 { | |
232 return (INREG(CRTC_GEN_CNTL))&CRTC_DBL_SCAN_EN; | |
233 } | |
234 | |
235 static int radeon_is_interlace( void ) | |
236 { | |
237 return (INREG(CRTC_GEN_CNTL))&CRTC_INTERLACE_EN; | |
238 } | |
239 | |
240 static __inline__ void radeon_engine_flush ( void ) | |
241 { | |
242 int i; | |
243 | |
244 /* initiate flush */ | |
245 OUTREGP(RB2D_DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL, | |
246 ~RB2D_DC_FLUSH_ALL); | |
247 | |
248 for (i=0; i < 2000000; i++) { | |
249 if (!(INREG(RB2D_DSTCACHE_CTLSTAT) & RB2D_DC_BUSY)) | |
250 break; | |
251 } | |
252 } | |
253 | |
254 | |
255 static __inline__ void _radeon_fifo_wait (unsigned entries) | |
256 { | |
257 int i; | |
258 | |
259 for (i=0; i<2000000; i++) | |
260 if ((INREG(RBBM_STATUS) & 0x7f) >= entries) | |
261 return; | |
262 } | |
263 | |
264 | |
265 static __inline__ void _radeon_engine_idle ( void ) | |
266 { | |
267 int i; | |
268 | |
269 /* ensure FIFO is empty before waiting for idle */ | |
270 _radeon_fifo_wait (64); | |
271 | |
272 for (i=0; i<2000000; i++) { | |
273 if (((INREG(RBBM_STATUS) & GUI_ACTIVE)) == 0) { | |
274 radeon_engine_flush (); | |
275 return; | |
276 } | |
277 } | |
278 } | |
279 | |
280 #define radeon_engine_idle() _radeon_engine_idle() | |
281 #define radeon_fifo_wait(entries) _radeon_fifo_wait(entries) | |
282 | |
283 | |
284 #ifndef RAGE128 | |
285 /* Reference color space transform data */ | |
286 typedef struct tagREF_TRANSFORM | |
287 { | |
288 float RefLuma; | |
289 float RefRCb; | |
290 float RefRCr; | |
291 float RefGCb; | |
292 float RefGCr; | |
293 float RefBCb; | |
294 float RefBCr; | |
295 } REF_TRANSFORM; | |
296 | |
297 /* Parameters for ITU-R BT.601 and ITU-R BT.709 colour spaces */ | |
298 REF_TRANSFORM trans[2] = | |
299 { | |
300 {1.1678, 0.0, 1.6007, -0.3929, -0.8154, 2.0232, 0.0}, /* BT.601 */ | |
301 {1.1678, 0.0, 1.7980, -0.2139, -0.5345, 2.1186, 0.0} /* BT.709 */ | |
302 }; | |
303 /**************************************************************************** | |
304 * SetTransform * | |
305 * Function: Calculates and sets color space transform from supplied * | |
306 * reference transform, gamma, brightness, contrast, hue and * | |
307 * saturation. * | |
308 * Inputs: bright - brightness * | |
309 * cont - contrast * | |
310 * sat - saturation * | |
311 * hue - hue * | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
312 * red_intensity - intense of red component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
313 * green_intensity - intense of green component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
314 * blue_intensity - intense of blue component * |
3996 | 315 * ref - index to the table of refernce transforms * |
316 * Outputs: NONE * | |
317 ****************************************************************************/ | |
318 | |
319 static void radeon_set_transform(float bright, float cont, float sat, | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
320 float hue, float red_intensity, |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
321 float green_intensity,float blue_intensity, |
4284 | 322 unsigned ref) |
3996 | 323 { |
324 float OvHueSin, OvHueCos; | |
325 float CAdjLuma, CAdjOff; | |
4284 | 326 float RedAdj,GreenAdj,BlueAdj; |
3996 | 327 float CAdjRCb, CAdjRCr; |
328 float CAdjGCb, CAdjGCr; | |
329 float CAdjBCb, CAdjBCr; | |
330 float OvLuma, OvROff, OvGOff, OvBOff; | |
331 float OvRCb, OvRCr; | |
332 float OvGCb, OvGCr; | |
333 float OvBCb, OvBCr; | |
334 float Loff = 64.0; | |
335 float Coff = 512.0f; | |
336 | |
337 uint32_t dwOvLuma, dwOvROff, dwOvGOff, dwOvBOff; | |
338 uint32_t dwOvRCb, dwOvRCr; | |
339 uint32_t dwOvGCb, dwOvGCr; | |
340 uint32_t dwOvBCb, dwOvBCr; | |
341 | |
342 if (ref >= 2) return; | |
343 | |
344 OvHueSin = sin((double)hue); | |
345 OvHueCos = cos((double)hue); | |
346 | |
347 CAdjLuma = cont * trans[ref].RefLuma; | |
348 CAdjOff = cont * trans[ref].RefLuma * bright * 1023.0; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
349 RedAdj = cont * trans[ref].RefLuma * red_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
350 GreenAdj = cont * trans[ref].RefLuma * green_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
351 BlueAdj = cont * trans[ref].RefLuma * blue_intensity * 1023.0; |
3996 | 352 |
353 CAdjRCb = sat * -OvHueSin * trans[ref].RefRCr; | |
354 CAdjRCr = sat * OvHueCos * trans[ref].RefRCr; | |
355 CAdjGCb = sat * (OvHueCos * trans[ref].RefGCb - OvHueSin * trans[ref].RefGCr); | |
356 CAdjGCr = sat * (OvHueSin * trans[ref].RefGCb + OvHueCos * trans[ref].RefGCr); | |
357 CAdjBCb = sat * OvHueCos * trans[ref].RefBCb; | |
358 CAdjBCr = sat * OvHueSin * trans[ref].RefBCb; | |
359 | |
360 #if 0 /* default constants */ | |
361 CAdjLuma = 1.16455078125; | |
362 | |
363 CAdjRCb = 0.0; | |
364 CAdjRCr = 1.59619140625; | |
365 CAdjGCb = -0.39111328125; | |
366 CAdjGCr = -0.8125; | |
367 CAdjBCb = 2.01708984375; | |
368 CAdjBCr = 0; | |
369 #endif | |
370 OvLuma = CAdjLuma; | |
371 OvRCb = CAdjRCb; | |
372 OvRCr = CAdjRCr; | |
373 OvGCb = CAdjGCb; | |
374 OvGCr = CAdjGCr; | |
375 OvBCb = CAdjBCb; | |
376 OvBCr = CAdjBCr; | |
4284 | 377 OvROff = RedAdj + CAdjOff - |
3996 | 378 OvLuma * Loff - (OvRCb + OvRCr) * Coff; |
4284 | 379 OvGOff = GreenAdj + CAdjOff - |
3996 | 380 OvLuma * Loff - (OvGCb + OvGCr) * Coff; |
4284 | 381 OvBOff = BlueAdj + CAdjOff - |
3996 | 382 OvLuma * Loff - (OvBCb + OvBCr) * Coff; |
383 #if 0 /* default constants */ | |
384 OvROff = -888.5; | |
385 OvGOff = 545; | |
386 OvBOff = -1104; | |
387 #endif | |
388 | |
389 dwOvROff = ((int)(OvROff * 2.0)) & 0x1fff; | |
390 dwOvGOff = (int)(OvGOff * 2.0) & 0x1fff; | |
391 dwOvBOff = (int)(OvBOff * 2.0) & 0x1fff; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
392 /* Whatever docs say about R200 having 3.8 format instead of 3.11 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
393 as in Radeon is a lie */ |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
394 #if 0 |
3996 | 395 if(!IsR200) |
396 { | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
397 #endif |
3996 | 398 dwOvLuma =(((int)(OvLuma * 2048.0))&0x7fff)<<17; |
399 dwOvRCb = (((int)(OvRCb * 2048.0))&0x7fff)<<1; | |
400 dwOvRCr = (((int)(OvRCr * 2048.0))&0x7fff)<<17; | |
401 dwOvGCb = (((int)(OvGCb * 2048.0))&0x7fff)<<1; | |
402 dwOvGCr = (((int)(OvGCr * 2048.0))&0x7fff)<<17; | |
403 dwOvBCb = (((int)(OvBCb * 2048.0))&0x7fff)<<1; | |
404 dwOvBCr = (((int)(OvBCr * 2048.0))&0x7fff)<<17; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
405 #if 0 |
3996 | 406 } |
407 else | |
408 { | |
409 dwOvLuma = (((int)(OvLuma * 256.0))&0x7ff)<<20; | |
410 dwOvRCb = (((int)(OvRCb * 256.0))&0x7ff)<<4; | |
411 dwOvRCr = (((int)(OvRCr * 256.0))&0x7ff)<<20; | |
412 dwOvGCb = (((int)(OvGCb * 256.0))&0x7ff)<<4; | |
413 dwOvGCr = (((int)(OvGCr * 256.0))&0x7ff)<<20; | |
414 dwOvBCb = (((int)(OvBCb * 256.0))&0x7ff)<<4; | |
415 dwOvBCr = (((int)(OvBCr * 256.0))&0x7ff)<<20; | |
416 } | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
417 #endif |
3996 | 418 OUTREG(OV0_LIN_TRANS_A, dwOvRCb | dwOvLuma); |
419 OUTREG(OV0_LIN_TRANS_B, dwOvROff | dwOvRCr); | |
420 OUTREG(OV0_LIN_TRANS_C, dwOvGCb | dwOvLuma); | |
421 OUTREG(OV0_LIN_TRANS_D, dwOvGOff | dwOvGCr); | |
422 OUTREG(OV0_LIN_TRANS_E, dwOvBCb | dwOvLuma); | |
423 OUTREG(OV0_LIN_TRANS_F, dwOvBOff | dwOvBCr); | |
424 } | |
425 | |
426 /* Gamma curve definition */ | |
427 typedef struct | |
428 { | |
429 unsigned int gammaReg; | |
430 unsigned int gammaSlope; | |
431 unsigned int gammaOffset; | |
432 }GAMMA_SETTINGS; | |
433 | |
434 /* Recommended gamma curve parameters */ | |
435 GAMMA_SETTINGS r200_def_gamma[18] = | |
436 { | |
437 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
438 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
439 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
440 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
441 {OV0_GAMMA_80_BF, 0x100, 0x0100}, | |
442 {OV0_GAMMA_C0_FF, 0x100, 0x0100}, | |
443 {OV0_GAMMA_100_13F, 0x100, 0x0200}, | |
444 {OV0_GAMMA_140_17F, 0x100, 0x0200}, | |
445 {OV0_GAMMA_180_1BF, 0x100, 0x0300}, | |
446 {OV0_GAMMA_1C0_1FF, 0x100, 0x0300}, | |
447 {OV0_GAMMA_200_23F, 0x100, 0x0400}, | |
448 {OV0_GAMMA_240_27F, 0x100, 0x0400}, | |
449 {OV0_GAMMA_280_2BF, 0x100, 0x0500}, | |
450 {OV0_GAMMA_2C0_2FF, 0x100, 0x0500}, | |
451 {OV0_GAMMA_300_33F, 0x100, 0x0600}, | |
452 {OV0_GAMMA_340_37F, 0x100, 0x0600}, | |
453 {OV0_GAMMA_380_3BF, 0x100, 0x0700}, | |
454 {OV0_GAMMA_3C0_3FF, 0x100, 0x0700} | |
455 }; | |
456 | |
457 GAMMA_SETTINGS r100_def_gamma[6] = | |
458 { | |
459 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
460 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
461 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
462 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
463 {OV0_GAMMA_380_3BF, 0x100, 0x0100}, | |
464 {OV0_GAMMA_3C0_3FF, 0x100, 0x0100} | |
465 }; | |
466 | |
467 static void make_default_gamma_correction( void ) | |
468 { | |
469 size_t i; | |
470 if(!IsR200){ | |
471 OUTREG(OV0_LIN_TRANS_A, 0x12A00000); | |
472 OUTREG(OV0_LIN_TRANS_B, 0x199018FE); | |
473 OUTREG(OV0_LIN_TRANS_C, 0x12A0F9B0); | |
474 OUTREG(OV0_LIN_TRANS_D, 0xF2F0043B); | |
475 OUTREG(OV0_LIN_TRANS_E, 0x12A02050); | |
476 OUTREG(OV0_LIN_TRANS_F, 0x0000174E); | |
477 for(i=0; i<6; i++){ | |
478 OUTREG(r100_def_gamma[i].gammaReg, | |
479 (r100_def_gamma[i].gammaSlope<<16) | | |
480 r100_def_gamma[i].gammaOffset); | |
481 } | |
482 } | |
483 else{ | |
484 OUTREG(OV0_LIN_TRANS_A, 0x12a00000); | |
485 OUTREG(OV0_LIN_TRANS_B, 0x1990190e); | |
486 OUTREG(OV0_LIN_TRANS_C, 0x12a0f9c0); | |
487 OUTREG(OV0_LIN_TRANS_D, 0xf3000442); | |
488 OUTREG(OV0_LIN_TRANS_E, 0x12a02040); | |
489 OUTREG(OV0_LIN_TRANS_F, 0x175f); | |
490 | |
491 /* Default Gamma, | |
492 Of 18 segments for gamma cure, all segments in R200 are programmable, | |
493 while only lower 4 and upper 2 segments are programmable in Radeon*/ | |
494 for(i=0; i<18; i++){ | |
495 OUTREG(r200_def_gamma[i].gammaReg, | |
496 (r200_def_gamma[i].gammaSlope<<16) | | |
497 r200_def_gamma[i].gammaOffset); | |
498 } | |
499 } | |
500 } | |
501 #endif | |
502 | |
503 static void radeon_vid_make_default(void) | |
504 { | |
505 #ifdef RAGE128 | |
506 OUTREG(OV0_COLOUR_CNTL,0x00101000UL); /* Default brihgtness and saturation for Rage128 */ | |
507 #else | |
508 make_default_gamma_correction(); | |
509 #endif | |
510 besr.deinterlace_pattern = 0x900AAAAA; | |
511 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
512 besr.deinterlace_on=1; | |
513 besr.double_buff=1; | |
514 } | |
515 | |
516 | |
517 unsigned vixGetVersion( void ) { return VIDIX_VERSION; } | |
518 | |
4107 | 519 static unsigned short ati_card_ids[] = |
3996 | 520 { |
521 #ifdef RAGE128 | |
522 /* | |
523 This driver should be compatible with Rage128 (pro) chips. | |
524 (include adaptive deinterlacing!!!). | |
525 Moreover: the same logic can be used with Mach64 chips. | |
526 (I mean: mach64xx, 3d rage, 3d rage IIc, 3D rage pro, 3d rage mobility). | |
527 but they are incompatible by i/o ports. So if enthusiasts will want | |
528 then they can redefine OUTREG and INREG macros and redefine OV0_* | |
529 constants. Also it seems that mach64 chips supports only: YUY2, YV12, UYVY | |
530 fourccs (422 and 420 formats only). | |
531 */ | |
532 /* Rage128 Pro GL */ | |
4107 | 533 DEVICE_ATI_RAGE_128_PA_PRO, |
534 DEVICE_ATI_RAGE_128_PB_PRO, | |
535 DEVICE_ATI_RAGE_128_PC_PRO, | |
536 DEVICE_ATI_RAGE_128_PD_PRO, | |
537 DEVICE_ATI_RAGE_128_PE_PRO, | |
538 DEVICE_ATI_RAGE_128_PF_PRO, | |
3996 | 539 /* Rage128 Pro VR */ |
4107 | 540 DEVICE_ATI_RAGE_128_PG_PRO, |
541 DEVICE_ATI_RAGE_128_PH_PRO, | |
542 DEVICE_ATI_RAGE_128_PI_PRO, | |
543 DEVICE_ATI_RAGE_128_PJ_PRO, | |
544 DEVICE_ATI_RAGE_128_PK_PRO, | |
545 DEVICE_ATI_RAGE_128_PL_PRO, | |
546 DEVICE_ATI_RAGE_128_PM_PRO, | |
547 DEVICE_ATI_RAGE_128_PN_PRO, | |
548 DEVICE_ATI_RAGE_128_PO_PRO, | |
549 DEVICE_ATI_RAGE_128_PP_PRO, | |
550 DEVICE_ATI_RAGE_128_PQ_PRO, | |
551 DEVICE_ATI_RAGE_128_PR_PRO, | |
552 DEVICE_ATI_RAGE_128_PS_PRO, | |
553 DEVICE_ATI_RAGE_128_PT_PRO, | |
554 DEVICE_ATI_RAGE_128_PU_PRO, | |
555 DEVICE_ATI_RAGE_128_PV_PRO, | |
556 DEVICE_ATI_RAGE_128_PW_PRO, | |
557 DEVICE_ATI_RAGE_128_PX_PRO, | |
3996 | 558 /* Rage128 GL */ |
4107 | 559 DEVICE_ATI_RAGE_128_RE_SG, |
560 DEVICE_ATI_RAGE_128_RF_SG, | |
561 DEVICE_ATI_RAGE_128_RG, | |
562 DEVICE_ATI_RAGE_128_RK_VR, | |
563 DEVICE_ATI_RAGE_128_RL_VR, | |
564 DEVICE_ATI_RAGE_128_SE_4X, | |
565 DEVICE_ATI_RAGE_128_SF_4X, | |
566 DEVICE_ATI_RAGE_128_SG_4X, | |
567 DEVICE_ATI_RAGE_128_4X, | |
568 DEVICE_ATI_RAGE_128_SK_4X, | |
569 DEVICE_ATI_RAGE_128_SL_4X, | |
570 DEVICE_ATI_RAGE_128_SM_4X, | |
571 DEVICE_ATI_RAGE_128_4X2, | |
572 DEVICE_ATI_RAGE_128_PRO, | |
573 DEVICE_ATI_RAGE_128_PRO2, | |
574 DEVICE_ATI_RAGE_128_PRO3 | |
3996 | 575 #else |
576 /* Radeons (indeed: Rage 256 Pro ;) */ | |
4107 | 577 DEVICE_ATI_RADEON_8500_DV, |
578 DEVICE_ATI_RADEON_MOBILITY_M6, | |
579 DEVICE_ATI_RADEON_MOBILITY_M62, | |
580 DEVICE_ATI_RADEON_MOBILITY_M63, | |
581 DEVICE_ATI_RADEON_QD, | |
582 DEVICE_ATI_RADEON_QE, | |
583 DEVICE_ATI_RADEON_QF, | |
584 DEVICE_ATI_RADEON_QG, | |
585 DEVICE_ATI_RADEON_QL, | |
586 DEVICE_ATI_RADEON_QW, | |
587 DEVICE_ATI_RADEON_VE_QY, | |
588 DEVICE_ATI_RADEON_VE_QZ | |
3996 | 589 #endif |
590 }; | |
591 | |
592 static int find_chip(unsigned chip_id) | |
593 { | |
594 unsigned i; | |
4107 | 595 for(i = 0;i < sizeof(ati_card_ids)/sizeof(unsigned short);i++) |
3996 | 596 { |
4107 | 597 if(chip_id == ati_card_ids[i]) return i; |
3996 | 598 } |
599 return -1; | |
600 } | |
601 | |
602 pciinfo_t pci_info; | |
603 static int probed=0; | |
604 | |
605 vidix_capability_t def_cap = | |
606 { | |
607 #ifdef RAGE128 | |
608 "BES driver for rage128 cards", | |
609 #else | |
610 "BES driver for radeon cards", | |
611 #endif | |
4327 | 612 "Nick Kurshev", |
3996 | 613 TYPE_OUTPUT | TYPE_FX, |
4191 | 614 { 0, 0, 0, 0 }, |
4282 | 615 2048, |
616 2048, | |
3996 | 617 4, |
618 4, | |
619 -1, | |
4264 | 620 FLAG_UPSCALER | FLAG_DOWNSCALER | FLAG_EQUALIZER, |
4134 | 621 VENDOR_ATI, |
3996 | 622 0, |
623 { 0, 0, 0, 0} | |
624 }; | |
625 | |
626 | |
4191 | 627 int vixProbe( int verbose,int force ) |
3996 | 628 { |
629 pciinfo_t lst[MAX_PCI_DEVICES]; | |
630 unsigned i,num_pci; | |
631 int err; | |
4030 | 632 __verbose = verbose; |
3996 | 633 err = pci_scan(lst,&num_pci); |
634 if(err) | |
635 { | |
636 printf(RADEON_MSG" Error occured during pci scan: %s\n",strerror(err)); | |
637 return err; | |
638 } | |
639 else | |
640 { | |
641 err = ENXIO; | |
642 for(i=0;i<num_pci;i++) | |
643 { | |
4107 | 644 if(lst[i].vendor == VENDOR_ATI) |
3996 | 645 { |
646 int idx; | |
4191 | 647 const char *dname; |
3996 | 648 idx = find_chip(lst[i].device); |
4191 | 649 if(idx == -1 && force == PROBE_NORMAL) continue; |
650 dname = pci_device_name(VENDOR_ATI,lst[i].device); | |
651 dname = dname ? dname : "Unknown chip"; | |
652 printf(RADEON_MSG" Found chip: %s\n",dname); | |
3996 | 653 #ifndef RAGE128 |
4191 | 654 if(idx != -1) |
655 if(ati_card_ids[idx] == DEVICE_ATI_RADEON_QL || | |
656 ati_card_ids[idx] == DEVICE_ATI_RADEON_8500_DV || | |
657 ati_card_ids[idx] == DEVICE_ATI_RADEON_QW) IsR200 = 1; | |
3996 | 658 #endif |
4193 | 659 if(force > PROBE_NORMAL) |
660 { | |
661 printf(RADEON_MSG" Driver was forced. Was found %sknown chip\n",idx == -1 ? "un" : ""); | |
662 if(idx == -1) | |
663 #ifdef RAGE128 | |
4373 | 664 printf(RADEON_MSG" Assuming it as Rage128\n"); |
4193 | 665 #else |
4373 | 666 printf(RADEON_MSG" Assuming it as Radeon1\n"); |
4193 | 667 #endif |
668 } | |
4191 | 669 def_cap.device_id = lst[i].device; |
3996 | 670 err = 0; |
671 memcpy(&pci_info,&lst[i],sizeof(pciinfo_t)); | |
672 probed=1; | |
673 break; | |
674 } | |
675 } | |
676 } | |
677 if(err && verbose) printf(RADEON_MSG" Can't find chip\n"); | |
678 return err; | |
679 } | |
680 | |
681 int vixInit( void ) | |
682 { | |
4012 | 683 if(!probed) |
684 { | |
685 printf(RADEON_MSG" Driver was not probed but is being initializing\n"); | |
686 return EINTR; | |
687 } | |
688 if((radeon_mmio_base = map_phys_mem(pci_info.base2,0xFFFF))==(void *)-1) return ENOMEM; | |
3996 | 689 radeon_ram_size = INREG(CONFIG_MEMSIZE); |
690 /* mem size is bits [28:0], mask off the rest. Range: from 1Mb up to 512 Mb */ | |
691 radeon_ram_size &= CONFIG_MEMSIZE_MASK; | |
692 if((radeon_mem_base = map_phys_mem(pci_info.base0,radeon_ram_size))==(void *)-1) return ENOMEM; | |
4070
b61ba6c256dd
Minor interface changes: color and video keys are moved out from playback configuring
nick
parents:
4038
diff
changeset
|
693 memset(&besr,0,sizeof(bes_registers_t)); |
3996 | 694 radeon_vid_make_default(); |
695 printf(RADEON_MSG" Video memory = %uMb\n",radeon_ram_size/0x100000); | |
696 return 0; | |
697 } | |
698 | |
699 void vixDestroy( void ) | |
700 { | |
701 unmap_phys_mem(radeon_mem_base,radeon_ram_size); | |
702 unmap_phys_mem(radeon_mmio_base,0x7FFF); | |
703 } | |
704 | |
705 int vixGetCapability(vidix_capability_t *to) | |
706 { | |
707 memcpy(to,&def_cap,sizeof(vidix_capability_t)); | |
708 return 0; | |
709 } | |
710 | |
711 uint32_t supported_fourcc[] = | |
712 { | |
713 IMGFMT_YV12, IMGFMT_I420, IMGFMT_IYUV, | |
714 IMGFMT_UYVY, IMGFMT_YUY2 | |
715 }; | |
716 | |
717 __inline__ static int is_supported_fourcc(uint32_t fourcc) | |
718 { | |
719 unsigned i; | |
720 for(i=0;i<sizeof(supported_fourcc)/sizeof(uint32_t);i++) | |
721 { | |
722 if(fourcc==supported_fourcc[i]) return 1; | |
723 } | |
724 return 0; | |
725 } | |
726 | |
727 int vixQueryFourcc(vidix_fourcc_t *to) | |
728 { | |
729 if(is_supported_fourcc(to->fourcc)) | |
730 { | |
731 to->depth = VID_DEPTH_1BPP | VID_DEPTH_2BPP | | |
732 VID_DEPTH_4BPP | VID_DEPTH_8BPP | | |
733 VID_DEPTH_12BPP| VID_DEPTH_15BPP| | |
734 VID_DEPTH_16BPP| VID_DEPTH_24BPP| | |
735 VID_DEPTH_32BPP; | |
736 to->flags = VID_CAP_EXPAND | VID_CAP_SHRINK; | |
737 return 0; | |
738 } | |
4015 | 739 else to->depth = to->flags = 0; |
3996 | 740 return ENOSYS; |
741 } | |
742 | |
743 static void radeon_vid_dump_regs( void ) | |
744 { | |
745 size_t i; | |
4015 | 746 printf(RADEON_MSG"*** Begin of DRIVER variables dump ***\n"); |
747 printf(RADEON_MSG"radeon_mmio_base=%p\n",radeon_mmio_base); | |
748 printf(RADEON_MSG"radeon_mem_base=%p\n",radeon_mem_base); | |
749 printf(RADEON_MSG"radeon_overlay_off=%08X\n",radeon_overlay_off); | |
750 printf(RADEON_MSG"radeon_ram_size=%08X\n",radeon_ram_size); | |
751 printf(RADEON_MSG"*** Begin of OV0 registers dump ***\n"); | |
3996 | 752 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++) |
4015 | 753 printf(RADEON_MSG"%s = %08X\n",vregs[i].sname,INREG(vregs[i].name)); |
754 printf(RADEON_MSG"*** End of OV0 registers dump ***\n"); | |
3996 | 755 } |
756 | |
757 static void radeon_vid_stop_video( void ) | |
758 { | |
759 radeon_engine_idle(); | |
760 OUTREG(OV0_SCALE_CNTL, SCALER_SOFT_RESET); | |
761 OUTREG(OV0_EXCLUSIVE_HORZ, 0); | |
762 OUTREG(OV0_AUTO_FLIP_CNTL, 0); /* maybe */ | |
763 OUTREG(OV0_FILTER_CNTL, FILTER_HARDCODED_COEF); | |
764 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_NE); | |
765 OUTREG(OV0_TEST, 0); | |
766 } | |
767 | |
768 static void radeon_vid_display_video( void ) | |
769 { | |
770 int bes_flags; | |
771 radeon_fifo_wait(2); | |
772 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
773 radeon_engine_idle(); | |
774 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
775 radeon_fifo_wait(15); | |
776 OUTREG(OV0_AUTO_FLIP_CNTL,OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD); | |
777 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE)); | |
778 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE)); | |
779 | |
780 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
781 #ifdef RAGE128 | |
782 OUTREG(OV0_COLOUR_CNTL, (besr.brightness & 0x7f) | | |
783 (besr.saturation << 8) | | |
784 (besr.saturation << 16)); | |
785 #endif | |
786 radeon_fifo_wait(2); | |
787 if(besr.ckey_on) | |
788 { | |
789 OUTREG(OV0_GRAPHICS_KEY_MSK, besr.graphics_key_msk); | |
790 OUTREG(OV0_GRAPHICS_KEY_CLR, besr.graphics_key_clr); | |
791 OUTREG(OV0_KEY_CNTL,GRAPHIC_KEY_FN_EQ|VIDEO_KEY_FN_FALSE|CMP_MIX_OR); | |
792 } | |
793 else | |
794 { | |
795 OUTREG(OV0_GRAPHICS_KEY_MSK, 0ULL); | |
796 OUTREG(OV0_GRAPHICS_KEY_CLR, 0ULL); | |
797 OUTREG(OV0_KEY_CNTL,GRAPHIC_KEY_FN_NE); | |
798 } | |
799 | |
800 OUTREG(OV0_H_INC, besr.h_inc); | |
801 OUTREG(OV0_STEP_BY, besr.step_by); | |
802 OUTREG(OV0_Y_X_START, besr.y_x_start); | |
803 OUTREG(OV0_Y_X_END, besr.y_x_end); | |
804 OUTREG(OV0_V_INC, besr.v_inc); | |
805 OUTREG(OV0_P1_BLANK_LINES_AT_TOP, besr.p1_blank_lines_at_top); | |
806 OUTREG(OV0_P23_BLANK_LINES_AT_TOP, besr.p23_blank_lines_at_top); | |
807 OUTREG(OV0_VID_BUF_PITCH0_VALUE, besr.vid_buf_pitch0_value); | |
808 OUTREG(OV0_VID_BUF_PITCH1_VALUE, besr.vid_buf_pitch1_value); | |
809 OUTREG(OV0_P1_X_START_END, besr.p1_x_start_end); | |
810 OUTREG(OV0_P2_X_START_END, besr.p2_x_start_end); | |
811 OUTREG(OV0_P3_X_START_END, besr.p3_x_start_end); | |
812 #ifdef RADEON | |
813 OUTREG(OV0_BASE_ADDR, besr.base_addr); | |
814 #endif | |
815 OUTREG(OV0_VID_BUF0_BASE_ADRS, besr.vid_buf0_base_adrs); | |
816 OUTREG(OV0_VID_BUF1_BASE_ADRS, besr.vid_buf1_base_adrs); | |
817 OUTREG(OV0_VID_BUF2_BASE_ADRS, besr.vid_buf2_base_adrs); | |
818 radeon_fifo_wait(9); | |
819 OUTREG(OV0_VID_BUF3_BASE_ADRS, besr.vid_buf3_base_adrs); | |
820 OUTREG(OV0_VID_BUF4_BASE_ADRS, besr.vid_buf4_base_adrs); | |
821 OUTREG(OV0_VID_BUF5_BASE_ADRS, besr.vid_buf5_base_adrs); | |
822 OUTREG(OV0_P1_V_ACCUM_INIT, besr.p1_v_accum_init); | |
823 OUTREG(OV0_P1_H_ACCUM_INIT, besr.p1_h_accum_init); | |
824 OUTREG(OV0_P23_H_ACCUM_INIT, besr.p23_h_accum_init); | |
825 OUTREG(OV0_P23_V_ACCUM_INIT, besr.p23_v_accum_init); | |
826 | |
827 bes_flags = SCALER_ENABLE | | |
828 SCALER_SMART_SWITCH | | |
829 #ifdef RADEON | |
830 SCALER_HORZ_PICK_NEAREST; | |
831 #else | |
832 SCALER_Y2R_TEMP | | |
833 SCALER_PIX_EXPAND; | |
834 #endif | |
835 if(besr.double_buff) bes_flags |= SCALER_DOUBLE_BUFFER; | |
836 if(besr.deinterlace_on) bes_flags |= SCALER_ADAPTIVE_DEINT; | |
837 #ifdef RAGE128 | |
838 bes_flags |= SCALER_BURST_PER_PLANE; | |
839 #endif | |
840 switch(besr.fourcc) | |
841 { | |
842 case IMGFMT_RGB15: | |
843 case IMGFMT_BGR15: bes_flags |= SCALER_SOURCE_15BPP; break; | |
844 case IMGFMT_RGB16: | |
845 case IMGFMT_BGR16: bes_flags |= SCALER_SOURCE_16BPP; break; | |
846 case IMGFMT_RGB24: | |
847 case IMGFMT_BGR24: bes_flags |= SCALER_SOURCE_24BPP; break; | |
848 case IMGFMT_RGB32: | |
849 case IMGFMT_BGR32: bes_flags |= SCALER_SOURCE_32BPP; break; | |
850 /* 4:1:0*/ | |
851 case IMGFMT_IF09: | |
852 case IMGFMT_YVU9: bes_flags |= SCALER_SOURCE_YUV9; break; | |
853 /* 4:2:0 */ | |
854 case IMGFMT_IYUV: | |
855 case IMGFMT_I420: | |
856 case IMGFMT_YV12: bes_flags |= SCALER_SOURCE_YUV12; | |
857 break; | |
858 /* 4:2:2 */ | |
859 case IMGFMT_UYVY: bes_flags |= SCALER_SOURCE_YVYU422; break; | |
860 case IMGFMT_YUY2: | |
861 default: bes_flags |= SCALER_SOURCE_VYUY422; break; | |
862 } | |
863 OUTREG(OV0_SCALE_CNTL, bes_flags); | |
864 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
4030 | 865 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 866 } |
867 | |
4009 | 868 static unsigned radeon_query_pitch(unsigned fourcc) |
869 { | |
870 unsigned pitch; | |
871 switch(fourcc) | |
872 { | |
873 /* 4:2:0 */ | |
874 case IMGFMT_IYUV: | |
875 case IMGFMT_YV12: | |
876 case IMGFMT_I420: pitch = 32; break; | |
877 default: pitch = 16; break; | |
878 } | |
879 return pitch; | |
880 } | |
881 | |
3996 | 882 static int radeon_vid_init_video( vidix_playback_t *config ) |
883 { | |
884 uint32_t tmp,src_w,src_h,dest_w,dest_h,pitch,h_inc,step_by,left,leftUV,top; | |
885 int is_420; | |
886 radeon_vid_stop_video(); | |
887 left = config->src.x << 16; | |
888 top = config->src.y << 16; | |
889 src_h = config->src.h; | |
890 src_w = config->src.w; | |
891 is_420 = 0; | |
892 if(config->fourcc == IMGFMT_YV12 || | |
893 config->fourcc == IMGFMT_I420 || | |
894 config->fourcc == IMGFMT_IYUV) is_420 = 1; | |
895 switch(config->fourcc) | |
896 { | |
897 /* 4:2:0 */ | |
898 case IMGFMT_IYUV: | |
899 case IMGFMT_YV12: | |
900 case IMGFMT_I420: pitch = (src_w + 31) & ~31; | |
4015 | 901 config->dest.pitch.y = |
902 config->dest.pitch.u = | |
3996 | 903 config->dest.pitch.v = 32; |
904 break; | |
905 /* 4:2:2 */ | |
906 default: | |
907 case IMGFMT_UYVY: | |
908 case IMGFMT_YUY2: | |
909 pitch = ((src_w*2) + 15) & ~15; | |
910 config->dest.pitch.y = | |
911 config->dest.pitch.u = | |
912 config->dest.pitch.v = 16; | |
913 break; | |
914 } | |
915 dest_w = config->dest.w; | |
916 dest_h = config->dest.h; | |
917 if(radeon_is_dbl_scan()) dest_h *= 2; | |
918 else | |
919 if(radeon_is_interlace()) dest_h /= 2; | |
920 besr.dest_bpp = radeon_vid_get_dbpp(); | |
921 besr.fourcc = config->fourcc; | |
922 besr.v_inc = (src_h << 20) / dest_h; | |
923 h_inc = (src_w << 12) / dest_w; | |
924 step_by = 1; | |
925 | |
926 while(h_inc >= (2 << 12)) { | |
927 step_by++; | |
928 h_inc >>= 1; | |
929 } | |
930 | |
931 /* keep everything in 16.16 */ | |
4015 | 932 besr.base_addr = INREG(DISPLAY_BASE_ADDR); |
3996 | 933 if(is_420) |
934 { | |
935 uint32_t d1line,d2line,d3line; | |
936 d1line = top*pitch; | |
937 d2line = src_h*pitch+(d1line>>1); | |
938 d3line = d2line+((src_h*pitch)>>2); | |
939 d1line += (left >> 16) & ~15; | |
940 d2line += (left >> 17) & ~15; | |
941 d3line += (left >> 17) & ~15; | |
942 config->offset.y = d1line & VIF_BUF0_BASE_ADRS_MASK; | |
4015 | 943 config->offset.v = d2line & VIF_BUF1_BASE_ADRS_MASK; |
944 config->offset.u = d3line & VIF_BUF2_BASE_ADRS_MASK; | |
3996 | 945 besr.vid_buf0_base_adrs=(radeon_overlay_off+config->offset.y); |
4015 | 946 besr.vid_buf1_base_adrs=(radeon_overlay_off+config->offset.v)|VIF_BUF1_PITCH_SEL; |
947 besr.vid_buf2_base_adrs=(radeon_overlay_off+config->offset.u)|VIF_BUF2_PITCH_SEL; | |
3996 | 948 if(besr.fourcc == IMGFMT_I420 || besr.fourcc == IMGFMT_IYUV) |
949 { | |
950 uint32_t tmp; | |
951 tmp = besr.vid_buf1_base_adrs; | |
952 besr.vid_buf1_base_adrs = besr.vid_buf2_base_adrs; | |
953 besr.vid_buf2_base_adrs = tmp; | |
954 tmp = config->offset.u; | |
955 config->offset.u = config->offset.v; | |
956 config->offset.v = tmp; | |
957 } | |
958 } | |
959 else | |
960 { | |
961 besr.vid_buf0_base_adrs = radeon_overlay_off; | |
962 config->offset.y = config->offset.u = config->offset.v = ((left & ~7) << 1)&VIF_BUF0_BASE_ADRS_MASK; | |
963 besr.vid_buf0_base_adrs += config->offset.y; | |
964 besr.vid_buf1_base_adrs = besr.vid_buf0_base_adrs; | |
965 besr.vid_buf2_base_adrs = besr.vid_buf0_base_adrs; | |
966 } | |
967 config->offsets[0] = 0; | |
968 config->offsets[1] = config->frame_size; | |
969 besr.vid_buf3_base_adrs = besr.vid_buf0_base_adrs+config->frame_size; | |
970 besr.vid_buf4_base_adrs = besr.vid_buf1_base_adrs+config->frame_size; | |
971 besr.vid_buf5_base_adrs = besr.vid_buf2_base_adrs+config->frame_size; | |
972 | |
973 tmp = (left & 0x0003ffff) + 0x00028000 + (h_inc << 3); | |
974 besr.p1_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
975 ((tmp << 12) & 0xf0000000); | |
976 | |
977 tmp = ((left >> 1) & 0x0001ffff) + 0x00028000 + (h_inc << 2); | |
978 besr.p23_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
979 ((tmp << 12) & 0x70000000); | |
980 tmp = (top & 0x0000ffff) + 0x00018000; | |
981 besr.p1_v_accum_init = ((tmp << 4) & OV0_P1_V_ACCUM_INIT_MASK) | |
982 |(OV0_P1_MAX_LN_IN_PER_LN_OUT & 1); | |
983 | |
984 tmp = ((top >> 1) & 0x0000ffff) + 0x00018000; | |
985 besr.p23_v_accum_init = is_420 ? ((tmp << 4) & OV0_P23_V_ACCUM_INIT_MASK) | |
986 |(OV0_P23_MAX_LN_IN_PER_LN_OUT & 1) : 0; | |
987 | |
988 leftUV = (left >> 17) & 15; | |
989 left = (left >> 16) & 15; | |
990 besr.h_inc = h_inc | ((h_inc >> 1) << 16); | |
991 besr.step_by = step_by | (step_by << 8); | |
992 besr.y_x_start = (config->dest.x+X_ADJUST) | (config->dest.y << 16); | |
993 besr.y_x_end = (config->dest.x + dest_w+X_ADJUST) | ((config->dest.y + dest_h) << 16); | |
994 besr.p1_blank_lines_at_top = P1_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); | |
995 if(is_420) | |
996 { | |
997 src_h = (src_h + 1) >> 1; | |
998 besr.p23_blank_lines_at_top = P23_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); | |
999 } | |
1000 else besr.p23_blank_lines_at_top = 0; | |
1001 besr.vid_buf_pitch0_value = pitch; | |
1002 besr.vid_buf_pitch1_value = is_420 ? pitch>>1 : pitch; | |
1003 besr.p1_x_start_end = (src_w+left-1)|(left<<16); | |
1004 src_w>>=1; | |
1005 besr.p2_x_start_end = (src_w+left-1)|(leftUV<<16); | |
1006 besr.p3_x_start_end = besr.p2_x_start_end; | |
1007 return 0; | |
1008 } | |
1009 | |
4009 | 1010 static void radeon_compute_framesize(vidix_playback_t *info) |
1011 { | |
1012 unsigned pitch,awidth; | |
1013 pitch = radeon_query_pitch(info->fourcc); | |
4033 | 1014 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); |
1015 switch(info->fourcc) | |
1016 { | |
1017 case IMGFMT_I420: | |
1018 case IMGFMT_YV12: | |
1019 case IMGFMT_IYUV: | |
1020 info->frame_size = awidth*info->src.h+(awidth*info->src.h)/2; | |
1021 break; | |
1022 default: info->frame_size = awidth*info->src.h*2; | |
1023 break; | |
1024 } | |
4009 | 1025 } |
1026 | |
3996 | 1027 int vixConfigPlayback(vidix_playback_t *info) |
1028 { | |
1029 if(!is_supported_fourcc(info->fourcc)) return ENOSYS; | |
1030 if(info->num_frames>2) info->num_frames=2; | |
4009 | 1031 radeon_compute_framesize(info); |
3996 | 1032 radeon_overlay_off = radeon_ram_size - info->frame_size*info->num_frames; |
1033 radeon_overlay_off &= 0xffff0000; | |
1034 if(radeon_overlay_off < 0) return EINVAL; | |
1035 info->dga_addr = (char *)radeon_mem_base + radeon_overlay_off; | |
1036 radeon_vid_init_video(info); | |
1037 return 0; | |
1038 } | |
1039 | |
1040 int vixPlaybackOn( void ) | |
1041 { | |
1042 radeon_vid_display_video(); | |
1043 return 0; | |
1044 } | |
1045 | |
1046 int vixPlaybackOff( void ) | |
1047 { | |
1048 radeon_vid_stop_video(); | |
1049 return 0; | |
1050 } | |
1051 | |
4033 | 1052 int vixPlaybackFrameSelect(unsigned frame) |
3996 | 1053 { |
1054 uint32_t off0,off1,off2; | |
1055 /* if(!besr.double_buff) return; */ | |
1056 if(frame%2) | |
1057 { | |
1058 off0 = besr.vid_buf3_base_adrs; | |
1059 off1 = besr.vid_buf4_base_adrs; | |
1060 off2 = besr.vid_buf5_base_adrs; | |
1061 } | |
1062 else | |
1063 { | |
1064 off0 = besr.vid_buf0_base_adrs; | |
1065 off1 = besr.vid_buf1_base_adrs; | |
1066 off2 = besr.vid_buf2_base_adrs; | |
1067 } | |
1068 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
1069 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
1070 OUTREG(OV0_VID_BUF0_BASE_ADRS, off0); | |
1071 OUTREG(OV0_VID_BUF1_BASE_ADRS, off1); | |
1072 OUTREG(OV0_VID_BUF2_BASE_ADRS, off2); | |
1073 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
4030 | 1074 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1075 return 0; |
1076 } | |
1077 | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1078 vidix_video_eq_t equal = |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1079 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1080 VEQ_CAP_BRIGHTNESS | VEQ_CAP_SATURATION |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1081 #ifndef RAGE128 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1082 | VEQ_CAP_CONTRAST | VEQ_CAP_HUE | VEQ_CAP_RGB_INTENSITY |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1083 #endif |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1084 , |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1085 0, 0, 0, 0, 0, 0, 0, 0 }; |
3996 | 1086 |
1087 int vixPlaybackGetEq( vidix_video_eq_t * eq) | |
1088 { | |
1089 memcpy(eq,&equal,sizeof(vidix_video_eq_t)); | |
1090 return 0; | |
1091 } | |
1092 | |
4229 | 1093 #ifndef RAGE128 |
1094 #define RTFSaturation(a) (1.0 + ((a)*1.0)/1000.0) | |
1095 #define RTFBrightness(a) (((a)*1.0)/2000.0) | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1096 #define RTFIntensity(a) (((a)*1.0)/2000.0) |
4229 | 1097 #define RTFContrast(a) (1.0 + ((a)*1.0)/1000.0) |
1098 #define RTFHue(a) (((a)*3.1416)/1000.0) | |
1099 #define RTFCheckParam(a) {if((a)<-1000) (a)=-1000; if((a)>1000) (a)=1000;} | |
1100 #endif | |
1101 | |
3996 | 1102 int vixPlaybackSetEq( const vidix_video_eq_t * eq) |
1103 { | |
1104 #ifdef RAGE128 | |
1105 int br,sat; | |
4229 | 1106 #else |
1107 int itu_space; | |
3996 | 1108 #endif |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1109 if(eq->cap & VEQ_CAP_BRIGHTNESS) equal.brightness = eq->brightness; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1110 if(eq->cap & VEQ_CAP_CONTRAST) equal.contrast = eq->contrast; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1111 if(eq->cap & VEQ_CAP_SATURATION) equal.saturation = eq->saturation; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1112 if(eq->cap & VEQ_CAP_HUE) equal.hue = eq->hue; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1113 if(eq->cap & VEQ_CAP_RGB_INTENSITY) |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1114 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1115 equal.red_intensity = eq->red_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1116 equal.green_intensity = eq->green_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1117 equal.blue_intensity = eq->blue_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1118 } |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1119 equal.flags = eq->flags; |
3996 | 1120 #ifdef RAGE128 |
1121 br = equal.brightness * 64 / 1000; | |
4229 | 1122 if(br < -64) br = -64; if(br > 63) br = 63; |
4230 | 1123 sat = (equal.saturation + 1000) * 16 / 1000; |
4229 | 1124 if(sat < 0) sat = 0; if(sat > 31) sat = 31; |
3996 | 1125 OUTREG(OV0_COLOUR_CNTL, (br & 0x7f) | (sat << 8) | (sat << 16)); |
1126 #else | |
4229 | 1127 itu_space = equal.flags == VEQ_FLG_ITU_R_BT_709 ? 1 : 0; |
1128 RTFCheckParam(equal.brightness); | |
1129 RTFCheckParam(equal.saturation); | |
1130 RTFCheckParam(equal.contrast); | |
1131 RTFCheckParam(equal.hue); | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1132 RTFCheckParam(equal.red_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1133 RTFCheckParam(equal.green_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1134 RTFCheckParam(equal.blue_intensity); |
4229 | 1135 radeon_set_transform(RTFBrightness(equal.brightness), |
1136 RTFContrast(equal.contrast), | |
1137 RTFSaturation(equal.saturation), | |
1138 RTFHue(equal.hue), | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1139 RTFIntensity(equal.red_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1140 RTFIntensity(equal.green_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1141 RTFIntensity(equal.blue_intensity), |
4229 | 1142 itu_space); |
3996 | 1143 #endif |
1144 return 0; | |
1145 } | |
1146 |