annotate drivers/radeon/radeon_vid.c @ 3250:61b1441c0f8c

More configurable stuff
author nick
date Sat, 01 Dec 2001 17:57:49 +0000
parents 7cec2396bde3
children e714f1e4ab27
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
1 /*
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
2 *
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
3 * radeon_vid.c
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
4 *
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
5 * Copyright (C) 2001 Nick Kurshev
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
6 *
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
7 * BES YUV video overlay driver for Radeon/Rage128Pro/Rage128 cards
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
8 *
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
9 * This software has been released under the terms of the GNU Public
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
10 * license. See http://www.gnu.org/copyleft/gpl.html for details.
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
11 *
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
12 * This file is partly based on mga_vid and sis_vid stuff from
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
13 * mplayer's package.
2917
3dd4e8a45d0d double buffering.
nick
parents: 2870
diff changeset
14 * Also here was used code from CVS of GATOS project and X11 trees.
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
15 */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
16
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
17 #define RADEON_VID_VERSION "1.0.1"
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
18
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
19 /*
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
20 It's entirely possible this major conflicts with something else
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
21 mknod /dev/radeon_vid c 178 0
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
22 or
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
23 mknod /dev/rage128_vid c 178 0
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
24 for Rage128/Rage128Pro chips (althrough it doesn't matter)
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
25 +++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
26 TESTED and WORKING formats: YUY2, UYVY, IYUV, I420, YV12
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
27 -----------------------------------------------------------
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
28 TODO:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
29 Highest priority: fbvid.h compatibility
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
30 High priority: RGB/BGR 2-32, YVU9, IF09 support
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
31 Middle priority:
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
32 SCALER_GAMMA_SEL_BRIGHT gamma correction ???
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
33 OV0_AUTO_FLIP_CNTL
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
34 OV0_FILTER_CNTL
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
35 OV0_VIDEO_KEY_CLR
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
36 OV0_KEY_CNTL
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
37 Low priority: CLPL, IYU1, IYU2, UYNV, CYUV
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
38 YUNV, YVYU, Y41P, Y211, Y41T, Y42T, V422, V655, CLJR
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
39 ^^^^
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
40 YUVP, UYVP, Mpeg PES (mpeg-1,2) support
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
41 */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
42
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
43 #include <linux/config.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
44 #include <linux/version.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
45 #include <linux/module.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
46 #include <linux/types.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
47 #include <linux/kernel.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
48 #include <linux/sched.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
49 #include <linux/mm.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
50 #include <linux/string.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
51 #include <linux/errno.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
52 #include <linux/slab.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
53 #include <linux/pci.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
54 #include <linux/ioport.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
55 #include <linux/init.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
56
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
57 #include "radeon_vid.h"
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
58 #include "radeon.h"
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
59
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
60 #ifdef CONFIG_MTRR
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
61 #include <asm/mtrr.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
62 #endif
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
63
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
64 #include <asm/uaccess.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
65 #include <asm/system.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
66 #include <asm/io.h>
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
67
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
68 #define TRUE 1
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
69 #define FALSE 0
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
70
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
71 #define RADEON_VID_MAJOR 178
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
72
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
73
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
74 MODULE_AUTHOR("Nick Kurshev <nickols_k@mail.ru>");
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
75 #ifdef RAGE128
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
76 MODULE_DESCRIPTION("Accelerated YUV BES driver for Rage128. Version: "RADEON_VID_VERSION);
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
77 #else
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
78 MODULE_DESCRIPTION("Accelerated YUV BES driver for Radeons. Version: "RADEON_VID_VERSION);
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
79 #endif
2965
eb5e41e06ccc Minor lacks fixed
nick
parents: 2951
diff changeset
80 #ifdef MODULE_LICENSE
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
81 MODULE_LICENSE("GPL");
2965
eb5e41e06ccc Minor lacks fixed
nick
parents: 2951
diff changeset
82 #endif
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
83
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
84 #ifdef RAGE128
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
85 #define RVID_MSG "rage128_vid: "
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
86 #define X_ADJUST 0
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
87 #else
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
88 #define RVID_MSG "radeon_vid: "
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
89 #define X_ADJUST 8
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
90 #ifndef RADEON
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
91 #define RADEON
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
92 #endif
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
93 #endif
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
94
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
95 typedef struct bes_registers_s
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
96 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
97 /* base address of yuv framebuffer */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
98 uint32_t yuv_base;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
99 uint32_t fourcc;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
100 /* YUV BES registers */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
101 uint32_t reg_load_cntl;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
102 uint32_t h_inc;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
103 uint32_t step_by;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
104 uint32_t y_x_start;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
105 uint32_t y_x_end;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
106 uint32_t v_inc;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
107 uint32_t p1_blank_lines_at_top;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
108 uint32_t p23_blank_lines_at_top;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
109 uint32_t vid_buf_pitch0_value;
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
110 uint32_t vid_buf_pitch1_value;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
111 uint32_t p1_x_start_end;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
112 uint32_t p2_x_start_end;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
113 uint32_t p3_x_start_end;
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
114 uint32_t base_addr;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
115 uint32_t vid_buf0_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
116 /* These ones are for auto flip: maybe in the future */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
117 uint32_t vid_buf1_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
118 uint32_t vid_buf2_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
119 uint32_t vid_buf3_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
120 uint32_t vid_buf4_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
121 uint32_t vid_buf5_base_adrs;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
122
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
123 uint32_t p1_v_accum_init;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
124 uint32_t p1_h_accum_init;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
125 uint32_t p23_v_accum_init;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
126 uint32_t p23_h_accum_init;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
127 uint32_t scale_cntl;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
128 uint32_t exclusive_horz;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
129 uint32_t auto_flip_cntl;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
130 uint32_t filter_cntl;
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
131 uint32_t graphics_key_msk;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
132 uint32_t key_cntl;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
133 uint32_t test;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
134 /* Configurable stuff */
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
135 int double_buff;
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
136 int brightness;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
137 int saturation;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
138 uint32_t graphics_key_clr;
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
139 int deinterlace_on;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
140 uint32_t deinterlace_pattern;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
141 } bes_registers_t;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
142
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
143 typedef struct video_registers_s
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
144 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
145 uint32_t name;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
146 uint32_t value;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
147 }video_registers_t;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
148
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
149 static bes_registers_t besr;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
150 static video_registers_t vregs[] =
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
151 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
152 { OV0_REG_LOAD_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
153 { OV0_H_INC, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
154 { OV0_STEP_BY, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
155 { OV0_Y_X_START, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
156 { OV0_Y_X_END, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
157 { OV0_V_INC, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
158 { OV0_P1_BLANK_LINES_AT_TOP, 0 },
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
159 { OV0_P23_BLANK_LINES_AT_TOP, 0 },
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
160 { OV0_VID_BUF_PITCH0_VALUE, 0 },
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
161 { OV0_VID_BUF_PITCH1_VALUE, 0 },
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
162 { OV0_P1_X_START_END, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
163 { OV0_P2_X_START_END, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
164 { OV0_P3_X_START_END, 0 },
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
165 { OV0_BASE_ADDR, 0 },
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
166 { OV0_VID_BUF0_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
167 { OV0_VID_BUF1_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
168 { OV0_VID_BUF2_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
169 { OV0_VID_BUF3_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
170 { OV0_VID_BUF4_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
171 { OV0_VID_BUF5_BASE_ADRS, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
172 { OV0_P1_V_ACCUM_INIT, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
173 { OV0_P1_H_ACCUM_INIT, 0 },
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
174 { OV0_P23_V_ACCUM_INIT, 0 },
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
175 { OV0_P23_H_ACCUM_INIT, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
176 { OV0_SCALE_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
177 { OV0_EXCLUSIVE_HORZ, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
178 { OV0_AUTO_FLIP_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
179 { OV0_FILTER_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
180 { OV0_COLOUR_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
181 { OV0_GRAPHICS_KEY_MSK, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
182 { OV0_GRAPHICS_KEY_CLR, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
183 { OV0_KEY_CNTL, 0 },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
184 { OV0_TEST, 0 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
185 };
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
186
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
187 static uint32_t radeon_vid_in_use = 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
188
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
189 static uint8_t *radeon_mmio_base = 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
190 static uint32_t radeon_mem_base = 0;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
191 static int32_t radeon_overlay_off = 0;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
192 static uint32_t radeon_ram_size = 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
193
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
194 static mga_vid_config_t radeon_config;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
195
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
196 #undef DEBUG
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
197 #if DEBUG
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
198 #define RTRACE printk
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
199 #else
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
200 #define RTRACE(...) ((void)0)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
201 #endif
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
202
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
203 static char *fourcc_format_name(int format)
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
204 {
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
205 switch(format)
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
206 {
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
207 case IMGFMT_RGB8: return("RGB 8-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
208 case IMGFMT_RGB15: return("RGB 15-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
209 case IMGFMT_RGB16: return("RGB 16-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
210 case IMGFMT_RGB24: return("RGB 24-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
211 case IMGFMT_RGB32: return("RGB 32-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
212 case IMGFMT_BGR8: return("BGR 8-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
213 case IMGFMT_BGR15: return("BGR 15-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
214 case IMGFMT_BGR16: return("BGR 16-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
215 case IMGFMT_BGR24: return("BGR 24-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
216 case IMGFMT_BGR32: return("BGR 32-bit");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
217 case IMGFMT_YVU9: return("Planar YVU9");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
218 case IMGFMT_IF09: return("Planar IF09");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
219 case IMGFMT_YV12: return("Planar YV12");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
220 case IMGFMT_I420: return("Planar I420");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
221 case IMGFMT_IYUV: return("Planar IYUV");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
222 case IMGFMT_CLPL: return("Planar CLPL");
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
223 case IMGFMT_Y800: return("Planar Y800");
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
224 case IMGFMT_Y8: return("Planar Y8");
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
225 case IMGFMT_IUYV: return("Packed IUYV");
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
226 case IMGFMT_IY41: return("Packed IY41");
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
227 case IMGFMT_IYU1: return("Packed IYU1");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
228 case IMGFMT_IYU2: return("Packed IYU2");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
229 case IMGFMT_UYVY: return("Packed UYVY");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
230 case IMGFMT_UYNV: return("Packed UYNV");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
231 case IMGFMT_cyuv: return("Packed CYUV");
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
232 case IMGFMT_Y422: return("Packed Y422");
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
233 case IMGFMT_YUY2: return("Packed YUY2");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
234 case IMGFMT_YUNV: return("Packed YUNV");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
235 case IMGFMT_YVYU: return("Packed YVYU");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
236 case IMGFMT_Y41P: return("Packed Y41P");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
237 case IMGFMT_Y211: return("Packed Y211");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
238 case IMGFMT_Y41T: return("Packed Y41T");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
239 case IMGFMT_Y42T: return("Packed Y42T");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
240 case IMGFMT_V422: return("Packed V422");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
241 case IMGFMT_V655: return("Packed V655");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
242 case IMGFMT_CLJR: return("Packed CLJR");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
243 case IMGFMT_YUVP: return("Packed YUVP");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
244 case IMGFMT_UYVP: return("Packed UYVP");
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
245 case IMGFMT_MPEGPES: return("Mpeg PES");
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
246 }
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
247 return("Unknown");
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
248 }
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
249
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
250
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
251 /*
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
252 * IO macros
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
253 */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
254
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
255 #define INREG8(addr) readb((radeon_mmio_base)+addr)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
256 #define OUTREG8(addr,val) writeb(val, (radeon_mmio_base)+addr)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
257 #define INREG(addr) readl((radeon_mmio_base)+addr)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
258 #define OUTREG(addr,val) writel(val, (radeon_mmio_base)+addr)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
259
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
260 static void radeon_vid_save_state( void )
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
261 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
262 size_t i;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
263 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
264 vregs[i].value = INREG(vregs[i].name);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
265 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
266
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
267 static void radeon_vid_restore_state( void )
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
268 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
269 size_t i;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
270 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
271 OUTREG(vregs[i].name,vregs[i].value);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
272 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
273
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
274 static void radeon_vid_stop_video( void )
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
275 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
276 OUTREG(OV0_SCALE_CNTL, SCALER_SOFT_RESET);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
277 OUTREG(OV0_EXCLUSIVE_HORZ, 0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
278 OUTREG(OV0_AUTO_FLIP_CNTL, 0); /* maybe */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
279 OUTREG(OV0_FILTER_CNTL, 0x0000000f);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
280 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_NE);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
281 OUTREG(OV0_TEST, 0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
282 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
283
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
284 static void radeon_vid_display_video( void )
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
285 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
286 int bes_flags;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
287 RTRACE(RVID_MSG"OV0: v_inc=%x h_inc=%x step_by=%x\n",besr.v_inc,besr.h_inc,besr.step_by);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
288 RTRACE(RVID_MSG"OV0: vid_buf0_base=%x\n",besr.vid_buf0_base_adrs);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
289 RTRACE(RVID_MSG"OV0: y_x_start=%x y_x_end=%x blank_at_top=%x pitch0_value=%x\n"
2925
49bcb6176569 BES resisters now are really changed!
nick
parents: 2917
diff changeset
290 ,besr.y_x_start,besr.y_x_end,besr.p1_blank_lines_at_top,besr.vid_buf_pitch0_value);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
291 RTRACE(RVID_MSG"OV0: p1_x_start_end=%x p2_x_start_end=%x p3_x_start-end=%x\n"
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
292 ,besr.p1_x_start_end,besr.p2_x_start_end,besr.p2_x_start_end);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
293 RTRACE(RVID_MSG"OV0: p1_v_accum_init=%x p1_h_accum_init=%x p23_h_accum_init=%x\n"
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
294 ,besr.p1_v_accum_init,besr.p1_h_accum_init,besr.p23_h_accum_init);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
295 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
296 while(!(INREG(OV0_REG_LOAD_CNTL)&REG_LD_CTL_LOCK_READBACK));
2965
eb5e41e06ccc Minor lacks fixed
nick
parents: 2951
diff changeset
297
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
298 OUTREG(OV0_AUTO_FLIP_CNTL,OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
299
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
300 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
301
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
302 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE));
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
303 OUTREG(OV0_AUTO_FLIP_CNTL,(INREG(OV0_AUTO_FLIP_CNTL)^OV0_AUTO_FLIP_CNTL_SOFT_EOF_TOGGLE));
2965
eb5e41e06ccc Minor lacks fixed
nick
parents: 2951
diff changeset
304
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
305 OUTREG(OV0_H_INC, besr.h_inc);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
306 OUTREG(OV0_STEP_BY, besr.step_by);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
307 OUTREG(OV0_Y_X_START, besr.y_x_start);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
308 OUTREG(OV0_Y_X_END, besr.y_x_end);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
309 OUTREG(OV0_V_INC, besr.v_inc);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
310 OUTREG(OV0_P1_BLANK_LINES_AT_TOP, besr.p1_blank_lines_at_top);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
311 OUTREG(OV0_P23_BLANK_LINES_AT_TOP, besr.p23_blank_lines_at_top);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
312 OUTREG(OV0_VID_BUF_PITCH0_VALUE, besr.vid_buf_pitch0_value);
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
313 OUTREG(OV0_VID_BUF_PITCH1_VALUE, besr.vid_buf_pitch1_value);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
314 OUTREG(OV0_P1_X_START_END, besr.p1_x_start_end);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
315 OUTREG(OV0_P2_X_START_END, besr.p2_x_start_end);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
316 OUTREG(OV0_P3_X_START_END, besr.p3_x_start_end);
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
317 #if 0
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
318 OUTREG(OV0_BASE_ADDR, besr.base_addr);
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
319 #endif
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
320 OUTREG(OV0_VID_BUF0_BASE_ADRS, besr.vid_buf0_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
321 OUTREG(OV0_VID_BUF1_BASE_ADRS, besr.vid_buf1_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
322 OUTREG(OV0_VID_BUF2_BASE_ADRS, besr.vid_buf2_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
323 OUTREG(OV0_VID_BUF3_BASE_ADRS, besr.vid_buf3_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
324 OUTREG(OV0_VID_BUF4_BASE_ADRS, besr.vid_buf4_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
325 OUTREG(OV0_VID_BUF5_BASE_ADRS, besr.vid_buf5_base_adrs);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
326 OUTREG(OV0_P1_V_ACCUM_INIT, besr.p1_v_accum_init);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
327 OUTREG(OV0_P1_H_ACCUM_INIT, besr.p1_h_accum_init);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
328 OUTREG(OV0_P23_H_ACCUM_INIT, besr.p23_h_accum_init);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
329 OUTREG(OV0_P23_V_ACCUM_INIT, besr.p23_v_accum_init);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
330
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
331 bes_flags = SCALER_ENABLE |
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
332 SCALER_SMART_SWITCH |
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
333 SCALER_HORZ_PICK_NEAREST;
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
334 if(besr.double_buff) bes_flags |= SCALER_DOUBLE_BUFFER;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
335 if(besr.deinterlace_on) bes_flags |= SCALER_ADAPTIVE_DEINT;
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
336 #ifdef RAGE128
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
337 bes_flags |= SCALER_BURST_PER_PLANE;
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
338 #endif
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
339 switch(besr.fourcc)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
340 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
341 case IMGFMT_RGB15:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
342 case IMGFMT_BGR15: bes_flags |= SCALER_SOURCE_15BPP; break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
343 case IMGFMT_RGB16:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
344 case IMGFMT_BGR16: bes_flags |= SCALER_SOURCE_16BPP; break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
345 case IMGFMT_RGB24:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
346 case IMGFMT_BGR24: bes_flags |= SCALER_SOURCE_24BPP; break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
347 case IMGFMT_RGB32:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
348 case IMGFMT_BGR32: bes_flags |= SCALER_SOURCE_32BPP; break;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
349 /* 4:1:0*/
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
350 case IMGFMT_IF09:
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
351 case IMGFMT_YVU9: bes_flags |= SCALER_SOURCE_YUV9; break;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
352 /* 4:2:0 */
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
353 case IMGFMT_IYUV:
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
354 case IMGFMT_I420:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
355 case IMGFMT_YV12: bes_flags |= SCALER_SOURCE_YUV12; break;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
356 /* 4:2:2 */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
357 case IMGFMT_UYVY: bes_flags |= SCALER_SOURCE_YVYU422; break;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
358 case IMGFMT_YUY2:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
359 default: bes_flags |= SCALER_SOURCE_VYUY422; break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
360 }
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
361 RTRACE(RVID_MSG"OV0: SCALER=%x\n",bes_flags);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
362 OUTREG(OV0_SCALE_CNTL, bes_flags);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
363 OUTREG(OV0_REG_LOAD_CNTL, 0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
364 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
365
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
366 #define XXX_SRC_X 0
31730e84515d First public release
nick
parents: 2944
diff changeset
367 #define XXX_SRC_Y 0
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
368
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
369 #define XXX_WIDTH config->src_width
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
370 #define XXX_HEIGHT config->src_height
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
371
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
372 #define XXX_DRW_W config->dest_width
31730e84515d First public release
nick
parents: 2944
diff changeset
373 #define XXX_DRW_H config->dest_height
2925
49bcb6176569 BES resisters now are really changed!
nick
parents: 2917
diff changeset
374
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
375 static int radeon_vid_init_video( mga_vid_config_t *config )
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
376 {
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
377 uint32_t tmp,src_w,src_h,pitch,h_inc,step_by,left,leftUV,top;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
378 int is_420;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
379 RTRACE(RVID_MSG"usr_config: version = %x format=%x card=%x ram=%u src(%ux%u) dest(%u:%ux%u:%u) frame_size=%u num_frames=%u\n"
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
380 ,(uint32_t)config->version
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
381 ,(uint32_t)config->format
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
382 ,(uint32_t)config->card_type
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
383 ,(uint32_t)config->ram_size
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
384 ,(uint32_t)config->src_width
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
385 ,(uint32_t)config->src_height
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
386 ,(uint32_t)config->x_org
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
387 ,(uint32_t)config->y_org
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
388 ,(uint32_t)config->dest_width
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
389 ,(uint32_t)config->dest_height
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
390 ,(uint32_t)config->frame_size
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
391 ,(uint32_t)config->num_frames);
2917
3dd4e8a45d0d double buffering.
nick
parents: 2870
diff changeset
392 radeon_vid_stop_video();
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
393 left = XXX_SRC_X << 16;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
394 top = XXX_SRC_Y << 16;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
395 src_h = config->src_height;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
396 src_w = config->src_width;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
397 switch(config->format)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
398 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
399 case IMGFMT_RGB15:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
400 case IMGFMT_BGR15:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
401 case IMGFMT_RGB16:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
402 case IMGFMT_BGR16:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
403 case IMGFMT_RGB24:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
404 case IMGFMT_BGR24:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
405 case IMGFMT_RGB32:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
406 case IMGFMT_BGR32:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
407 /* 4:1:0 */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
408 case IMGFMT_IF09:
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
409 case IMGFMT_YVU9:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
410 /* 4:2:0 */
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
411 case IMGFMT_IYUV:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
412 case IMGFMT_YV12:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
413 case IMGFMT_I420:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
414 /* 4:2:2 */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
415 case IMGFMT_UYVY:
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
416 case IMGFMT_YUY2:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
417 break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
418 default:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
419 printk(RVID_MSG"Unsupported pixel format: 0x%X\n",config->format);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
420 return -1;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
421 }
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
422 is_420 = 0;
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
423 if(config->format == IMGFMT_YV12 ||
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
424 config->format == IMGFMT_I420 ||
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
425 config->format == IMGFMT_IYUV) is_420 = 1;
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
426 switch(config->format)
31730e84515d First public release
nick
parents: 2944
diff changeset
427 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
428 /* 4:1:0 */
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
429 case IMGFMT_YVU9:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
430 case IMGFMT_IF09:
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
431 /* 4:2:0 */
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
432 case IMGFMT_IYUV:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
433 case IMGFMT_YV12:
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
434 case IMGFMT_I420: pitch = (src_w + 31) & ~31; break;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
435 /* 4:2:2 */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
436 default:
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
437 case IMGFMT_UYVY:
31730e84515d First public release
nick
parents: 2944
diff changeset
438 case IMGFMT_YUY2:
31730e84515d First public release
nick
parents: 2944
diff changeset
439 case IMGFMT_RGB15:
31730e84515d First public release
nick
parents: 2944
diff changeset
440 case IMGFMT_BGR15:
31730e84515d First public release
nick
parents: 2944
diff changeset
441 case IMGFMT_RGB16:
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
442 case IMGFMT_BGR16: pitch = ((src_w*2) + 15) & ~15; break;
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
443 case IMGFMT_RGB24:
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
444 case IMGFMT_BGR24: pitch = ((src_w*3) + 15) & ~15; break;
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
445 case IMGFMT_RGB32:
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
446 case IMGFMT_BGR32: pitch = ((src_w*4) + 15) & ~15; break;
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
447 }
31730e84515d First public release
nick
parents: 2944
diff changeset
448
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
449 besr.fourcc = config->format;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
450
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
451 besr.v_inc = (src_h << 20) / XXX_DRW_H;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
452 h_inc = (src_w << 12) / XXX_DRW_W;
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
453 step_by = 1;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
454
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
455 while(h_inc >= (2 << 12)) {
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
456 step_by++;
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
457 h_inc >>= 1;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
458 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
459
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
460 /* keep everything in 16.16 */
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
461 besr.base_addr = radeon_mem_base;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
462 if(is_420)
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
463 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
464 uint32_t d1line,d2line,d3line;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
465 d1line = top*pitch;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
466 d2line = src_h*pitch+(d1line>>1);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
467 d3line = d2line+((src_h*pitch)>>2);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
468 d1line += (left >> 16) & ~15;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
469 d2line += (left >> 17) & ~15;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
470 d3line += (left >> 17) & ~15;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
471 besr.vid_buf0_base_adrs=((radeon_overlay_off+d1line)&VIF_BUF0_BASE_ADRS_MASK);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
472 besr.vid_buf1_base_adrs=((radeon_overlay_off+d2line)&VIF_BUF1_BASE_ADRS_MASK)|VIF_BUF1_PITCH_SEL;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
473 besr.vid_buf2_base_adrs=((radeon_overlay_off+d3line)&VIF_BUF2_BASE_ADRS_MASK)|VIF_BUF2_PITCH_SEL;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
474 if(besr.fourcc == IMGFMT_I420 || besr.fourcc == IMGFMT_IYUV)
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
475 {
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
476 uint32_t tmp;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
477 tmp = besr.vid_buf1_base_adrs;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
478 besr.vid_buf1_base_adrs = besr.vid_buf2_base_adrs;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
479 besr.vid_buf2_base_adrs = tmp;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
480 }
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
481 }
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
482 else
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
483 {
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
484 besr.vid_buf0_base_adrs = radeon_overlay_off;
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
485 besr.vid_buf0_base_adrs += ((left & ~7) << 1)&VIF_BUF0_BASE_ADRS_MASK;
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
486 besr.vid_buf1_base_adrs = besr.vid_buf0_base_adrs;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
487 besr.vid_buf2_base_adrs = besr.vid_buf0_base_adrs;
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
488 }
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
489 besr.vid_buf3_base_adrs = besr.vid_buf0_base_adrs+config->frame_size;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
490 besr.vid_buf4_base_adrs = besr.vid_buf1_base_adrs+config->frame_size;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
491 besr.vid_buf5_base_adrs = besr.vid_buf2_base_adrs+config->frame_size;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
492
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
493 tmp = (left & 0x0003ffff) + 0x00028000 + (h_inc << 3);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
494 besr.p1_h_accum_init = ((tmp << 4) & 0x000f8000) |
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
495 ((tmp << 12) & 0xf0000000);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
496
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
497 tmp = ((left >> 1) & 0x0001ffff) + 0x00028000 + (h_inc << 2);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
498 besr.p23_h_accum_init = ((tmp << 4) & 0x000f8000) |
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
499 ((tmp << 12) & 0x70000000);
31730e84515d First public release
nick
parents: 2944
diff changeset
500 tmp = (top & 0x0000ffff) + 0x00018000;
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
501 besr.p1_v_accum_init = ((tmp << 4) & OV0_P1_V_ACCUM_INIT_MASK)
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
502 |(OV0_P1_MAX_LN_IN_PER_LN_OUT & 1);
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
503
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
504 tmp = ((top >> 1) & 0x0000ffff) + 0x00018000;
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
505 besr.p23_v_accum_init = is_420 ? ((tmp << 4) & OV0_P23_V_ACCUM_INIT_MASK)
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
506 |(OV0_P23_MAX_LN_IN_PER_LN_OUT & 1) : 0;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
507
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
508 leftUV = (left >> 17) & 15;
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
509 left = (left >> 16) & 15;
2944
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
510 besr.h_inc = h_inc | ((h_inc >> 1) << 16);
ff8389ac4eb7 Scaler - works! But in greenscale mode :(
nick
parents: 2925
diff changeset
511 besr.step_by = step_by | (step_by << 8);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
512 besr.y_x_start = (config->x_org+X_ADJUST) | (config->y_org << 16);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
513 besr.y_x_end = (config->x_org + config->dest_width+X_ADJUST) | ((config->y_org + config->dest_height) << 16);
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
514 besr.p1_blank_lines_at_top = P1_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16);
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
515 if(is_420)
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
516 {
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
517 src_h = (src_h + 1) >> 1;
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
518 besr.p23_blank_lines_at_top = P23_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16);
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
519 }
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
520 else besr.p23_blank_lines_at_top = 0;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
521 besr.vid_buf_pitch0_value = pitch;
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
522 besr.vid_buf_pitch1_value = is_420 ? pitch>>1 : pitch;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
523 RTRACE(RVID_MSG"BES: v_inc=%x h_inc=%x step_by=%x\n",besr.v_inc,besr.h_inc,besr.step_by);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
524 RTRACE(RVID_MSG"BES: vid_buf0_basey=%x\n",besr.vid_buf0_base_adrs);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
525 RTRACE(RVID_MSG"BES: y_x_start=%x y_x_end=%x blank_at_top=%x pitch0_value=%x\n"
2925
49bcb6176569 BES resisters now are really changed!
nick
parents: 2917
diff changeset
526 ,besr.y_x_start,besr.y_x_end,besr.p1_blank_lines_at_top,besr.vid_buf_pitch0_value);
3047
ef3b9b104648 Minor speedup of YUY2 decoding. Radeon it's tricked chip
nick
parents: 3020
diff changeset
527 besr.p1_x_start_end = (src_w+left-1)|(left<<16);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
528 src_w>>=1;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
529 besr.p2_x_start_end = (src_w+left-1)|(leftUV<<16);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
530 besr.p3_x_start_end = besr.p2_x_start_end;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
531 return 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
532 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
533
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
534 static void radeon_vid_frame_sel(int frame)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
535 {
3066
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
536 uint32_t off0,off1,off2;
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
537 if(!besr.double_buff) return;
3066
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
538 if(frame%2)
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
539 {
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
540 off0 = besr.vid_buf3_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
541 off1 = besr.vid_buf4_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
542 off2 = besr.vid_buf5_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
543 }
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
544 else
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
545 {
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
546 off0 = besr.vid_buf0_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
547 off1 = besr.vid_buf1_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
548 off2 = besr.vid_buf2_base_adrs;
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
549 }
2917
3dd4e8a45d0d double buffering.
nick
parents: 2870
diff changeset
550 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK);
3dd4e8a45d0d double buffering.
nick
parents: 2870
diff changeset
551 while(!(INREG(OV0_REG_LOAD_CNTL)&REG_LD_CTL_LOCK_READBACK));
3066
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
552 OUTREG(OV0_VID_BUF0_BASE_ADRS, off0);
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
553 OUTREG(OV0_VID_BUF1_BASE_ADRS, off1);
7eba9b3ac5a7 Minor fixes
nick
parents: 3049
diff changeset
554 OUTREG(OV0_VID_BUF2_BASE_ADRS, off2);
2917
3dd4e8a45d0d double buffering.
nick
parents: 2870
diff changeset
555 OUTREG(OV0_REG_LOAD_CNTL, 0);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
556 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
557
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
558 static void radeon_vid_make_default(void)
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
559 {
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
560 besr.deinterlace_pattern = 0x900AAAAA;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
561 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
562 besr.deinterlace_on=1;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
563 besr.double_buff=1;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
564 }
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
565
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
566
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
567 static void radeon_vid_preset(void)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
568 {
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
569 unsigned tmp;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
570 tmp = INREG(OV0_COLOUR_CNTL);
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
571 besr.saturation = (tmp>>8)&0x1f;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
572 besr.brightness = tmp & 0x7f;
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
573 besr.graphics_key_clr = INREG(OV0_GRAPHICS_KEY_CLR);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
574 besr.deinterlace_pattern = INREG(OV0_DEINTERLACE_PATTERN);
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
575 }
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
576
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
577 static int video_on = 0;
31730e84515d First public release
nick
parents: 2944
diff changeset
578
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
579 static int radeon_vid_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
580 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
581 int frame;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
582
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
583 switch(cmd)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
584 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
585 case MGA_VID_CONFIG:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
586 RTRACE( "radeon_mmio_base = %p\n",radeon_mmio_base);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
587 RTRACE( "radeon_mem_base = %08x\n",radeon_mem_base);
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
588 RTRACE(RVID_MSG"Received configuration\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
589
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
590 if(copy_from_user(&radeon_config,(mga_vid_config_t*) arg,sizeof(mga_vid_config_t)))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
591 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
592 printk(RVID_MSG"failed copy from userspace\n");
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
593 return -EFAULT;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
594 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
595 if(radeon_config.version != MGA_VID_VERSION){
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
596 printk(RVID_MSG"incompatible version! driver: %X requested: %X\n",MGA_VID_VERSION,radeon_config.version);
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
597 return -EFAULT;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
598 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
599
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
600 if(radeon_config.frame_size==0 || radeon_config.frame_size>1024*768*2){
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
601 printk(RVID_MSG"illegal frame_size: %d\n",radeon_config.frame_size);
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
602 return -EFAULT;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
603 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
604
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
605 if(radeon_config.num_frames<1 || radeon_config.num_frames>4){
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
606 printk(RVID_MSG"illegal num_frames: %d\n",radeon_config.num_frames);
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
607 return -EFAULT;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
608 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
609
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
610 radeon_config.card_type = 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
611 radeon_config.ram_size = radeon_ram_size;
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
612 radeon_overlay_off = radeon_ram_size*0x100000 - radeon_config.frame_size*radeon_config.num_frames;
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
613 radeon_overlay_off &= 0xffff0000;
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
614 if(radeon_overlay_off < 0){
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
615 printk(RVID_MSG"not enough video memory. Need: %u has: %u\n",radeon_config.frame_size*radeon_config.num_frames,radeon_ram_size*0x100000);
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
616 return -EFAULT;
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
617 }
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
618 RTRACE(RVID_MSG"using video overlay at offset %p\n",radeon_overlay_off);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
619 if (copy_to_user((mga_vid_config_t *) arg, &radeon_config, sizeof(mga_vid_config_t)))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
620 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
621 printk(RVID_MSG"failed copy to userspace\n");
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
622 return -EFAULT;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
623 }
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
624 printk(RVID_MSG"configuring for '%s' fourcc\n",fourcc_format_name(radeon_config.format));
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
625 return radeon_vid_init_video(&radeon_config);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
626 break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
627
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
628 case MGA_VID_ON:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
629 RTRACE(RVID_MSG"Video ON (ioctl)\n");
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
630 radeon_vid_display_video();
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
631 video_on = 1;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
632 break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
633
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
634 case MGA_VID_OFF:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
635 RTRACE(RVID_MSG"Video OFF (ioctl)\n");
2951
31730e84515d First public release
nick
parents: 2944
diff changeset
636 if(video_on) radeon_vid_stop_video();
31730e84515d First public release
nick
parents: 2944
diff changeset
637 video_on = 0;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
638 break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
639
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
640 case MGA_VID_FSEL:
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
641 if(copy_from_user(&frame,(int *) arg,sizeof(int)))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
642 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
643 printk(RVID_MSG"FSEL failed copy from userspace\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
644 return(-EFAULT);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
645 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
646 radeon_vid_frame_sel(frame);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
647 break;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
648
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
649 default:
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
650 printk(RVID_MSG"Invalid ioctl\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
651 return (-EINVAL);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
652 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
653
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
654 return 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
655 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
656
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
657 struct ati_card_id_s
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
658 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
659 const int id;
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
660 const char name[17];
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
661 };
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
662
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
663 const struct ati_card_id_s ati_card_ids[]=
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
664 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
665 #ifdef RAGE128
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
666 /*
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
667 This driver should be compatible with Rage128 (pro) chips.
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
668 (include adaptive deinterlacing!!!).
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
669 Moreover: the same logic can be used with Mach64 chips.
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
670 (I mean: mach64xx, 3d rage, 3d rage IIc, 3D rage pro, 3d rage mobility).
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
671 but they are incompatible by i/o ports. So if enthusiasts will want
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
672 then they can redefine OUTREG and INREG macros and redefine OV0_*
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
673 constants. Also it seems that mach64 chips supports only: YUY2, YV12, UYVY
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
674 fourccs (422 and 420 formats only).
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
675 */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
676 /* Rage128 Pro GL */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
677 { PCI_DEVICE_ID_ATI_Rage128_PA, "R128Pro PA" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
678 { PCI_DEVICE_ID_ATI_Rage128_PB, "R128Pro PB" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
679 { PCI_DEVICE_ID_ATI_Rage128_PC, "R128Pro PC" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
680 { PCI_DEVICE_ID_ATI_Rage128_PD, "R128Pro PD" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
681 { PCI_DEVICE_ID_ATI_Rage128_PE, "R128Pro PE" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
682 { PCI_DEVICE_ID_ATI_RAGE128_PF, "R128Pro PF" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
683 /* Rage128 Pro VR */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
684 { PCI_DEVICE_ID_ATI_RAGE128_PG, "R128Pro PG" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
685 { PCI_DEVICE_ID_ATI_RAGE128_PH, "R128Pro PH" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
686 { PCI_DEVICE_ID_ATI_RAGE128_PI, "R128Pro PI" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
687 { PCI_DEVICE_ID_ATI_RAGE128_PJ, "R128Pro PJ" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
688 { PCI_DEVICE_ID_ATI_RAGE128_PK, "R128Pro PK" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
689 { PCI_DEVICE_ID_ATI_RAGE128_PL, "R128Pro PL" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
690 { PCI_DEVICE_ID_ATI_RAGE128_PM, "R128Pro PM" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
691 { PCI_DEVICE_ID_ATI_RAGE128_PN, "R128Pro PN" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
692 { PCI_DEVICE_ID_ATI_RAGE128_PO, "R128Pro PO" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
693 { PCI_DEVICE_ID_ATI_RAGE128_PP, "R128Pro PP" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
694 { PCI_DEVICE_ID_ATI_RAGE128_PQ, "R128Pro PQ" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
695 { PCI_DEVICE_ID_ATI_RAGE128_PR, "R128Pro PR" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
696 { PCI_DEVICE_ID_ATI_RAGE128_TR, "R128Pro TR" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
697 { PCI_DEVICE_ID_ATI_RAGE128_PS, "R128Pro PS" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
698 { PCI_DEVICE_ID_ATI_RAGE128_PT, "R128Pro PT" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
699 { PCI_DEVICE_ID_ATI_RAGE128_PU, "R128Pro PU" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
700 { PCI_DEVICE_ID_ATI_RAGE128_PV, "R128Pro PV" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
701 { PCI_DEVICE_ID_ATI_RAGE128_PW, "R128Pro PW" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
702 { PCI_DEVICE_ID_ATI_RAGE128_PX, "R128Pro PX" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
703 /* Rage128 GL */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
704 { PCI_DEVICE_ID_ATI_RAGE128_RE, "R128 RE" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
705 { PCI_DEVICE_ID_ATI_RAGE128_RF, "R128 RF" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
706 { PCI_DEVICE_ID_ATI_RAGE128_RG, "R128 RG" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
707 { PCI_DEVICE_ID_ATI_RAGE128_RH, "R128 RH" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
708 { PCI_DEVICE_ID_ATI_RAGE128_RI, "R128 RI" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
709 /* Rage128 VR */
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
710 { PCI_DEVICE_ID_ATI_RAGE128_RK, "R128 RK" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
711 { PCI_DEVICE_ID_ATI_RAGE128_RL, "R128 RL" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
712 { PCI_DEVICE_ID_ATI_RAGE128_RM, "R128 RM" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
713 { PCI_DEVICE_ID_ATI_RAGE128_RN, "R128 RN" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
714 { PCI_DEVICE_ID_ATI_RAGE128_RO, "R128 RO" },
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
715 /* Rage128 M3 */
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
716 { PCI_DEVICE_ID_ATI_RAGE128_LE, "R128 M3 LE" },
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
717 { PCI_DEVICE_ID_ATI_RAGE128_LF, "R128 M3 LF" },
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
718 /* Rage128 Pro Ultra */
3198
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
719 { PCI_DEVICE_ID_ATI_RAGE128_U1, "R128Pro U1" },
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
720 { PCI_DEVICE_ID_ATI_RAGE128_U2, "R128Pro U2" },
5eae81895171 Probably ugly attempt to fix Rage128 problems
nick
parents: 3164
diff changeset
721 { PCI_DEVICE_ID_ATI_RAGE128_U3, "R128Pro U3" }
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
722 #else
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
723 /* Radeons (indeed: Rage 256 Pro ;) */
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
724 { PCI_DEVICE_ID_RADEON_QD, "Radeon QD " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
725 { PCI_DEVICE_ID_RADEON_QE, "Radeon QE " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
726 { PCI_DEVICE_ID_RADEON_QF, "Radeon QF " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
727 { PCI_DEVICE_ID_RADEON_QG, "Radeon QG " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
728 { PCI_DEVICE_ID_RADEON_QY, "Radeon VE QY " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
729 { PCI_DEVICE_ID_RADEON_QZ, "Radeon VE QZ " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
730 { PCI_DEVICE_ID_RADEON_LY, "Radeon M6 LY " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
731 { PCI_DEVICE_ID_RADEON_LZ, "Radeon M6 LZ " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
732 { PCI_DEVICE_ID_RADEON_LW, "Radeon M7 LW " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
733 { PCI_DEVICE_ID_R200_QL, "Radeon2 8500 QL " },
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
734 { PCI_DEVICE_ID_RV200_QW, "Radeon2 7500 QW " }
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
735 #endif
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
736 };
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
737
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
738 static int detected_chip;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
739
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
740 static int radeon_vid_config_card(void)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
741 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
742 struct pci_dev *dev = NULL;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
743 size_t i;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
744
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
745 for(i=0;i<sizeof(ati_card_ids)/sizeof(struct ati_card_id_s);i++)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
746 if((dev=pci_find_device(PCI_VENDOR_ID_ATI, ati_card_ids[i].id, NULL)))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
747 break;
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
748 if(!dev)
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
749 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
750 printk(RVID_MSG"No supported cards found\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
751 return FALSE;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
752 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
753
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
754 radeon_mmio_base = ioremap_nocache(pci_resource_start (dev, 2),RADEON_REGSIZE);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
755 radeon_mem_base = dev->resource[0].start;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
756
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
757 RTRACE(RVID_MSG"MMIO at 0x%p\n", radeon_mmio_base);
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
758 RTRACE(RVID_MSG"Frame Buffer at 0x%08x\n", radeon_mem_base);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
759
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
760 /* video memory size */
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
761 radeon_ram_size = INREG(CONFIG_MEMSIZE);
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
762
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
763 /* mem size is bits [28:0], mask off the rest. Range: from 1Mb up to 512 Mb */
3122
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
764 radeon_ram_size &= CONFIG_MEMSIZE_MASK;
60c2510ab0ae Fixed bug of ram_size detection
nick
parents: 3066
diff changeset
765 radeon_ram_size /= 0x100000;
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
766 detected_chip = i;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
767 printk(RVID_MSG"Found %s (%uMb memory)\n",ati_card_ids[i].name,radeon_ram_size);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
768
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
769 return TRUE;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
770 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
771
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
772 #define PARAM_BRIGHTNESS "brightness="
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
773 #define PARAM_SATURATION "saturation="
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
774 #define PARAM_DOUBLE_BUFF "double_buff="
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
775 #define PARAM_COLOUR_KEY "colour_key="
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
776 #define PARAM_DEINTERLACE "deinterlace="
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
777 #define PARAM_DEINTERLACE_PATTERN "deinterlace_pattern="
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
778
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
779 static ssize_t radeon_vid_read(struct file *file, char *buf, size_t count, loff_t *ppos)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
780 {
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
781 unsigned len,saturation;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
782 long brightness;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
783 brightness = besr.brightness;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
784 saturation = besr.saturation;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
785 len = 0;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
786 len += sprintf(&buf[len],"Chip: %s\n",ati_card_ids[detected_chip].name);
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
787 len += sprintf(&buf[len],"Memory: %p:%x\n",radeon_mem_base,radeon_ram_size*0x100000);
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
788 len += sprintf(&buf[len],"MMIO: %p\n\n",radeon_mmio_base);
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
789 len += sprintf(&buf[len],"Configurable stuff:\n");
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
790 len += sprintf(&buf[len],"~~~~~~~~~~~~~~~~~~~\n");
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
791 len += sprintf(&buf[len],PARAM_DOUBLE_BUFF"%s\n",besr.double_buff?"on":"off");
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
792 len += sprintf(&buf[len],PARAM_BRIGHTNESS"%i\n",brightness);
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
793 len += sprintf(&buf[len],PARAM_SATURATION"%u\n",saturation);
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
794 len += sprintf(&buf[len],PARAM_COLOUR_KEY"%X\n",besr.graphics_key_clr);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
795 len += sprintf(&buf[len],PARAM_DEINTERLACE"%s\n",besr.deinterlace_on?"on":"off");
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
796 len += sprintf(&buf[len],PARAM_DEINTERLACE_PATTERN"%X\n",besr.deinterlace_pattern);
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
797 return len;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
798 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
799
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
800 static ssize_t radeon_vid_write(struct file *file, const char *buf, size_t count, loff_t *ppos)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
801 {
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
802 if(memcmp(buf,PARAM_BRIGHTNESS,min(count,strlen(PARAM_BRIGHTNESS))) == 0)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
803 {
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
804 long brightness;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
805 brightness=simple_strtol(&buf[strlen(PARAM_BRIGHTNESS)],NULL,10);
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
806 if(brightness >= -64 && brightness <= 63)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
807 OUTREG(OV0_COLOUR_CNTL, (brightness & 0x7f) |
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
808 (besr.saturation << 8) |
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
809 (besr.saturation << 16));
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
810 }
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
811 else
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
812 if(memcmp(buf,PARAM_SATURATION,min(count,strlen(PARAM_SATURATION))) == 0)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
813 {
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
814 long saturation;
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
815 saturation=simple_strtol(&buf[strlen(PARAM_SATURATION)],NULL,10);
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
816 if(saturation >= 0 && saturation <= 31)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
817 OUTREG(OV0_COLOUR_CNTL, (besr.brightness & 0x7f) |
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
818 (saturation << 8) |
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
819 (saturation << 16));
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
820 }
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
821 else
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
822 if(memcmp(buf,PARAM_DOUBLE_BUFF,min(count,strlen(PARAM_DOUBLE_BUFF))) == 0)
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
823 {
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
824 if(memcmp(&buf[strlen(PARAM_DOUBLE_BUFF)],"on",2) == 0) besr.double_buff = 1;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
825 else besr.double_buff = 0;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
826 }
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
827 else
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
828 if(memcmp(buf,PARAM_COLOUR_KEY,min(count,strlen(PARAM_COLOUR_KEY))) == 0)
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
829 {
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
830 long ckey;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
831 ckey=simple_strtol(&buf[strlen(PARAM_COLOUR_KEY)],NULL,16);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
832 OUTREG(OV0_GRAPHICS_KEY_CLR, ckey);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
833 }
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
834 else
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
835 if(memcmp(buf,PARAM_DEINTERLACE,min(count,strlen(PARAM_DEINTERLACE))) == 0)
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
836 {
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
837 if(memcmp(&buf[strlen(PARAM_DEINTERLACE)],"on",2) == 0) besr.deinterlace_on = 1;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
838 else besr.deinterlace_on = 0;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
839 }
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
840 else
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
841 if(memcmp(buf,PARAM_DEINTERLACE_PATTERN,min(count,strlen(PARAM_DEINTERLACE_PATTERN))) == 0)
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
842 {
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
843 long dpat;
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
844 dpat=simple_strtol(&buf[strlen(PARAM_DEINTERLACE_PATTERN)],NULL,16);
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
845 OUTREG(OV0_DEINTERLACE_PATTERN, dpat);
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
846 }
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
847 radeon_vid_preset();
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
848 return count;
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
849 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
850
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
851 static int radeon_vid_mmap(struct file *file, struct vm_area_struct *vma)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
852 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
853
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
854 RTRACE(RVID_MSG"mapping video memory into userspace\n");
3019
64ce4a515a78 Bad attempt of YV12 direct support
nick
parents: 2965
diff changeset
855 if(remap_page_range(vma->vm_start, radeon_mem_base + radeon_overlay_off,
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
856 vma->vm_end - vma->vm_start, vma->vm_page_prot))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
857 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
858 printk(RVID_MSG"error mapping video memory\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
859 return(-EAGAIN);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
860 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
861
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
862 return(0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
863 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
864
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
865 static int radeon_vid_release(struct inode *inode, struct file *file)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
866 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
867 radeon_vid_in_use = 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
868 radeon_vid_stop_video();
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
869
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
870 MOD_DEC_USE_COUNT;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
871 return 0;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
872 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
873
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
874 static long long radeon_vid_lseek(struct file *file, long long offset, int origin)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
875 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
876 return -ESPIPE;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
877 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
878
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
879 static int radeon_vid_open(struct inode *inode, struct file *file)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
880 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
881 int minor = MINOR(inode->i_rdev);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
882
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
883 if(minor != 0)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
884 return(-ENXIO);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
885
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
886 if(radeon_vid_in_use == 1)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
887 return(-EBUSY);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
888
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
889 radeon_vid_in_use = 1;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
890 MOD_INC_USE_COUNT;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
891 return(0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
892 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
893
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
894 #if LINUX_VERSION_CODE >= 0x020400
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
895 static struct file_operations radeon_vid_fops =
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
896 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
897 llseek: radeon_vid_lseek,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
898 read: radeon_vid_read,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
899 write: radeon_vid_write,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
900 ioctl: radeon_vid_ioctl,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
901 mmap: radeon_vid_mmap,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
902 open: radeon_vid_open,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
903 release: radeon_vid_release
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
904 };
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
905 #else
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
906 static struct file_operations radeon_vid_fops =
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
907 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
908 radeon_vid_lseek,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
909 radeon_vid_read,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
910 radeon_vid_write,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
911 NULL,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
912 NULL,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
913 radeon_vid_ioctl,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
914 radeon_vid_mmap,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
915 radeon_vid_open,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
916 NULL,
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
917 radeon_vid_release
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
918 };
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
919 #endif
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
920
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
921 /*
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
922 * Main Initialization Function
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
923 */
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
924
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
925
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
926 static int radeon_vid_initialize(void)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
927 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
928 radeon_vid_in_use = 0;
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
929 #ifdef RAGE128
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
930 printk(RVID_MSG"Rage128/Rage128Pro video overlay driver v"RADEON_VID_VERSION" (C) Nick Kurshev\n");
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
931 #else
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
932 printk(RVID_MSG"Radeon video overlay driver v"RADEON_VID_VERSION" (C) Nick Kurshev\n");
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
933 #endif
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
934 if(register_chrdev(RADEON_VID_MAJOR, "radeon_vid", &radeon_vid_fops))
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
935 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
936 printk(RVID_MSG"unable to get major: %d\n", RADEON_VID_MAJOR);
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
937 return -EIO;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
938 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
939
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
940 if (!radeon_vid_config_card())
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
941 {
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
942 printk(RVID_MSG"can't configure this card\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
943 unregister_chrdev(RADEON_VID_MAJOR, "radeon_vid");
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
944 return -EINVAL;
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
945 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
946 radeon_vid_save_state();
3250
61b1441c0f8c More configurable stuff
nick
parents: 3247
diff changeset
947 radeon_vid_make_default();
3247
7cec2396bde3 Tune up driver through reading and writing /dev/radeon_vid ;)
nick
parents: 3198
diff changeset
948 radeon_vid_preset();
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
949 return(0);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
950 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
951
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
952 int init_module(void)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
953 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
954 return radeon_vid_initialize();
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
955 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
956
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
957 void cleanup_module(void)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
958 {
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
959 radeon_vid_restore_state();
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
960 if(radeon_mmio_base)
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
961 iounmap(radeon_mmio_base);
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
962
3164
3c5ad8d5ac00 radeon_vid new features:
nick
parents: 3122
diff changeset
963 RTRACE(RVID_MSG"Cleaning up module\n");
2870
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
964 unregister_chrdev(RADEON_VID_MAJOR, "radeon_vid");
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
965 }
f46c5556f1e6 radeon_vid: it's in first pre-alpha stage
nick
parents:
diff changeset
966