Mercurial > mplayer.hg
annotate vidix/drivers/radeon_vid.c @ 9156:a75cab40c985
double free(), found by Olivier Galibert <galibert@pobox.com>
author | arpi |
---|---|
date | Wed, 29 Jan 2003 12:22:00 +0000 |
parents | 59b1bd7ccae1 |
children | 4898cfdf582a |
rev | line source |
---|---|
3996 | 1 /* |
2 radeon_vid - VIDIX based video driver for Radeon and Rage128 chips | |
4030 | 3 Copyrights 2002 Nick Kurshev. This file is based on sources from |
4 GATOS (gatos.sf.net) and X11 (www.xfree86.org) | |
5 Licence: GPL | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
6 PPC support by Alex Beregszaszi |
3996 | 7 */ |
8 | |
9 #include <errno.h> | |
10 #include <stdio.h> | |
11 #include <stdlib.h> | |
12 #include <string.h> | |
13 #include <math.h> | |
4003
92c59012249d
stdint.h replaced by inttypes.h (used more frequently in the sources)
pl
parents:
3996
diff
changeset
|
14 #include <inttypes.h> |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
15 |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
16 #include "../../config.h" |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
17 #include "../../bswap.h" |
4201 | 18 #include "../../libdha/pci_ids.h" |
19 #include "../../libdha/pci_names.h" | |
3996 | 20 #include "../vidix.h" |
21 #include "../fourcc.h" | |
22 #include "../../libdha/libdha.h" | |
23 #include "radeon.h" | |
24 | |
25 #ifdef RAGE128 | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
26 #define RADEON_MSG "[rage128]" |
3996 | 27 #define X_ADJUST 0 |
28 #else | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
29 #define RADEON_MSG "[radeon]" |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
30 #define X_ADJUST (is_shift_required ? 8 : 0) |
3996 | 31 #ifndef RADEON |
32 #define RADEON | |
33 #endif | |
34 #endif | |
35 | |
4030 | 36 static int __verbose = 0; |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
37 #ifdef RADEON |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
38 static int is_shift_required = 0; |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
39 #endif |
4015 | 40 |
3996 | 41 typedef struct bes_registers_s |
42 { | |
43 /* base address of yuv framebuffer */ | |
44 uint32_t yuv_base; | |
45 uint32_t fourcc; | |
46 uint32_t dest_bpp; | |
47 /* YUV BES registers */ | |
48 uint32_t reg_load_cntl; | |
49 uint32_t h_inc; | |
50 uint32_t step_by; | |
51 uint32_t y_x_start; | |
52 uint32_t y_x_end; | |
53 uint32_t v_inc; | |
54 uint32_t p1_blank_lines_at_top; | |
55 uint32_t p23_blank_lines_at_top; | |
56 uint32_t vid_buf_pitch0_value; | |
57 uint32_t vid_buf_pitch1_value; | |
58 uint32_t p1_x_start_end; | |
59 uint32_t p2_x_start_end; | |
60 uint32_t p3_x_start_end; | |
61 uint32_t base_addr; | |
4930 | 62 uint32_t vid_buf_base_adrs_y[VID_PLAY_MAXFRAMES]; |
63 uint32_t vid_buf_base_adrs_u[VID_PLAY_MAXFRAMES]; | |
64 uint32_t vid_buf_base_adrs_v[VID_PLAY_MAXFRAMES]; | |
65 uint32_t vid_nbufs; | |
3996 | 66 |
67 uint32_t p1_v_accum_init; | |
68 uint32_t p1_h_accum_init; | |
69 uint32_t p23_v_accum_init; | |
70 uint32_t p23_h_accum_init; | |
71 uint32_t scale_cntl; | |
72 uint32_t exclusive_horz; | |
73 uint32_t auto_flip_cntl; | |
74 uint32_t filter_cntl; | |
75 uint32_t key_cntl; | |
76 uint32_t test; | |
77 /* Configurable stuff */ | |
78 int double_buff; | |
79 | |
80 int brightness; | |
81 int saturation; | |
82 | |
83 int ckey_on; | |
84 uint32_t graphics_key_clr; | |
85 uint32_t graphics_key_msk; | |
4869 | 86 uint32_t ckey_cntl; |
3996 | 87 |
88 int deinterlace_on; | |
89 uint32_t deinterlace_pattern; | |
90 | |
91 } bes_registers_t; | |
92 | |
93 typedef struct video_registers_s | |
94 { | |
95 const char * sname; | |
96 uint32_t name; | |
97 uint32_t value; | |
98 }video_registers_t; | |
99 | |
100 static bes_registers_t besr; | |
101 #ifndef RAGE128 | |
8855 | 102 static int RadeonFamily=100; |
3996 | 103 #endif |
104 #define DECLARE_VREG(name) { #name, name, 0 } | |
105 static video_registers_t vregs[] = | |
106 { | |
107 DECLARE_VREG(VIDEOMUX_CNTL), | |
108 DECLARE_VREG(VIPPAD_MASK), | |
109 DECLARE_VREG(VIPPAD1_A), | |
110 DECLARE_VREG(VIPPAD1_EN), | |
111 DECLARE_VREG(VIPPAD1_Y), | |
112 DECLARE_VREG(OV0_Y_X_START), | |
113 DECLARE_VREG(OV0_Y_X_END), | |
114 DECLARE_VREG(OV0_PIPELINE_CNTL), | |
115 DECLARE_VREG(OV0_EXCLUSIVE_HORZ), | |
116 DECLARE_VREG(OV0_EXCLUSIVE_VERT), | |
117 DECLARE_VREG(OV0_REG_LOAD_CNTL), | |
118 DECLARE_VREG(OV0_SCALE_CNTL), | |
119 DECLARE_VREG(OV0_V_INC), | |
120 DECLARE_VREG(OV0_P1_V_ACCUM_INIT), | |
121 DECLARE_VREG(OV0_P23_V_ACCUM_INIT), | |
122 DECLARE_VREG(OV0_P1_BLANK_LINES_AT_TOP), | |
123 DECLARE_VREG(OV0_P23_BLANK_LINES_AT_TOP), | |
124 #ifdef RADEON | |
125 DECLARE_VREG(OV0_BASE_ADDR), | |
126 #endif | |
127 DECLARE_VREG(OV0_VID_BUF0_BASE_ADRS), | |
128 DECLARE_VREG(OV0_VID_BUF1_BASE_ADRS), | |
129 DECLARE_VREG(OV0_VID_BUF2_BASE_ADRS), | |
130 DECLARE_VREG(OV0_VID_BUF3_BASE_ADRS), | |
131 DECLARE_VREG(OV0_VID_BUF4_BASE_ADRS), | |
132 DECLARE_VREG(OV0_VID_BUF5_BASE_ADRS), | |
133 DECLARE_VREG(OV0_VID_BUF_PITCH0_VALUE), | |
134 DECLARE_VREG(OV0_VID_BUF_PITCH1_VALUE), | |
135 DECLARE_VREG(OV0_AUTO_FLIP_CNTL), | |
136 DECLARE_VREG(OV0_DEINTERLACE_PATTERN), | |
137 DECLARE_VREG(OV0_SUBMIT_HISTORY), | |
138 DECLARE_VREG(OV0_H_INC), | |
139 DECLARE_VREG(OV0_STEP_BY), | |
140 DECLARE_VREG(OV0_P1_H_ACCUM_INIT), | |
141 DECLARE_VREG(OV0_P23_H_ACCUM_INIT), | |
142 DECLARE_VREG(OV0_P1_X_START_END), | |
143 DECLARE_VREG(OV0_P2_X_START_END), | |
144 DECLARE_VREG(OV0_P3_X_START_END), | |
145 DECLARE_VREG(OV0_FILTER_CNTL), | |
146 DECLARE_VREG(OV0_FOUR_TAP_COEF_0), | |
147 DECLARE_VREG(OV0_FOUR_TAP_COEF_1), | |
148 DECLARE_VREG(OV0_FOUR_TAP_COEF_2), | |
149 DECLARE_VREG(OV0_FOUR_TAP_COEF_3), | |
150 DECLARE_VREG(OV0_FOUR_TAP_COEF_4), | |
151 DECLARE_VREG(OV0_FLAG_CNTL), | |
152 #ifdef RAGE128 | |
153 DECLARE_VREG(OV0_COLOUR_CNTL), | |
154 #else | |
155 DECLARE_VREG(OV0_SLICE_CNTL), | |
156 #endif | |
157 DECLARE_VREG(OV0_VID_KEY_CLR), | |
158 DECLARE_VREG(OV0_VID_KEY_MSK), | |
159 DECLARE_VREG(OV0_GRAPHICS_KEY_CLR), | |
160 DECLARE_VREG(OV0_GRAPHICS_KEY_MSK), | |
161 DECLARE_VREG(OV0_KEY_CNTL), | |
162 DECLARE_VREG(OV0_TEST), | |
163 DECLARE_VREG(OV0_LIN_TRANS_A), | |
164 DECLARE_VREG(OV0_LIN_TRANS_B), | |
165 DECLARE_VREG(OV0_LIN_TRANS_C), | |
166 DECLARE_VREG(OV0_LIN_TRANS_D), | |
167 DECLARE_VREG(OV0_LIN_TRANS_E), | |
168 DECLARE_VREG(OV0_LIN_TRANS_F), | |
169 DECLARE_VREG(OV0_GAMMA_0_F), | |
170 DECLARE_VREG(OV0_GAMMA_10_1F), | |
171 DECLARE_VREG(OV0_GAMMA_20_3F), | |
172 DECLARE_VREG(OV0_GAMMA_40_7F), | |
173 DECLARE_VREG(OV0_GAMMA_380_3BF), | |
174 DECLARE_VREG(OV0_GAMMA_3C0_3FF), | |
175 DECLARE_VREG(SUBPIC_CNTL), | |
176 DECLARE_VREG(SUBPIC_DEFCOLCON), | |
177 DECLARE_VREG(SUBPIC_Y_X_START), | |
178 DECLARE_VREG(SUBPIC_Y_X_END), | |
179 DECLARE_VREG(SUBPIC_V_INC), | |
180 DECLARE_VREG(SUBPIC_H_INC), | |
181 DECLARE_VREG(SUBPIC_BUF0_OFFSET), | |
182 DECLARE_VREG(SUBPIC_BUF1_OFFSET), | |
183 DECLARE_VREG(SUBPIC_LC0_OFFSET), | |
184 DECLARE_VREG(SUBPIC_LC1_OFFSET), | |
185 DECLARE_VREG(SUBPIC_PITCH), | |
186 DECLARE_VREG(SUBPIC_BTN_HLI_COLCON), | |
187 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_START), | |
188 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_END), | |
189 DECLARE_VREG(SUBPIC_PALETTE_INDEX), | |
190 DECLARE_VREG(SUBPIC_PALETTE_DATA), | |
191 DECLARE_VREG(SUBPIC_H_ACCUM_INIT), | |
192 DECLARE_VREG(SUBPIC_V_ACCUM_INIT), | |
193 DECLARE_VREG(IDCT_RUNS), | |
194 DECLARE_VREG(IDCT_LEVELS), | |
195 DECLARE_VREG(IDCT_AUTH_CONTROL), | |
196 DECLARE_VREG(IDCT_AUTH), | |
9044 | 197 DECLARE_VREG(IDCT_CONTROL), |
198 DECLARE_VREG(CONFIG_CNTL) | |
3996 | 199 }; |
4030 | 200 |
3996 | 201 static void * radeon_mmio_base = 0; |
202 static void * radeon_mem_base = 0; | |
203 static int32_t radeon_overlay_off = 0; | |
204 static uint32_t radeon_ram_size = 0; | |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
205 /* Restore on exit */ |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
206 static uint32_t SAVED_OV0_GRAPHICS_KEY_CLR = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
207 static uint32_t SAVED_OV0_GRAPHICS_KEY_MSK = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
208 static uint32_t SAVED_OV0_VID_KEY_CLR = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
209 static uint32_t SAVED_OV0_VID_KEY_MSK = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
210 static uint32_t SAVED_OV0_KEY_CNTL = 0; |
9044 | 211 #if defined(RAGE128) && (WORDS_BIGENDIAN) |
212 static uint32_t SAVED_CONFIG_CNTL = 0; | |
213 #define APER_0_BIG_ENDIAN_16BPP_SWAP (1<<0) | |
214 #define APER_0_BIG_ENDIAN_32BPP_SWAP (2<<0) | |
215 #endif | |
3996 | 216 |
4012 | 217 #define GETREG(TYPE,PTR,OFFZ) (*((volatile TYPE*)((PTR)+(OFFZ)))) |
218 #define SETREG(TYPE,PTR,OFFZ,VAL) (*((volatile TYPE*)((PTR)+(OFFZ))))=VAL | |
219 | |
220 #define INREG8(addr) GETREG(uint8_t,(uint32_t)(radeon_mmio_base),addr) | |
221 #define OUTREG8(addr,val) SETREG(uint8_t,(uint32_t)(radeon_mmio_base),addr,val) | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
222 |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
223 static inline uint32_t INREG (uint32_t addr) { |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
224 uint32_t tmp = GETREG(uint32_t,(uint32_t)(radeon_mmio_base),addr); |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
225 return le2me_32(tmp); |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
226 } |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
227 //#define OUTREG(addr,val) SETREG(uint32_t,(uint32_t)(radeon_mmio_base),addr,val) |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
228 #define OUTREG(addr,val) SETREG(uint32_t,(uint32_t)(radeon_mmio_base),addr,le2me_32(val)) |
3996 | 229 #define OUTREGP(addr,val,mask) \ |
230 do { \ | |
231 unsigned int _tmp = INREG(addr); \ | |
232 _tmp &= (mask); \ | |
233 _tmp |= (val); \ | |
234 OUTREG(addr, _tmp); \ | |
235 } while (0) | |
236 | |
4666 | 237 static __inline__ uint32_t INPLL(uint32_t addr) |
238 { | |
239 OUTREG8(CLOCK_CNTL_INDEX, addr & 0x0000001f); | |
240 return (INREG(CLOCK_CNTL_DATA)); | |
241 } | |
242 | |
243 #define OUTPLL(addr,val) OUTREG8(CLOCK_CNTL_INDEX, (addr & 0x0000001f) | 0x00000080); \ | |
244 OUTREG(CLOCK_CNTL_DATA, val) | |
245 #define OUTPLLP(addr,val,mask) \ | |
246 do { \ | |
247 unsigned int _tmp = INPLL(addr); \ | |
248 _tmp &= (mask); \ | |
249 _tmp |= (val); \ | |
250 OUTPLL(addr, _tmp); \ | |
251 } while (0) | |
252 | |
3996 | 253 static uint32_t radeon_vid_get_dbpp( void ) |
254 { | |
255 uint32_t dbpp,retval; | |
256 dbpp = (INREG(CRTC_GEN_CNTL)>>8)& 0xF; | |
257 switch(dbpp) | |
258 { | |
259 case DST_8BPP: retval = 8; break; | |
260 case DST_15BPP: retval = 15; break; | |
261 case DST_16BPP: retval = 16; break; | |
262 case DST_24BPP: retval = 24; break; | |
263 default: retval=32; break; | |
264 } | |
265 return retval; | |
266 } | |
267 | |
268 static int radeon_is_dbl_scan( void ) | |
269 { | |
270 return (INREG(CRTC_GEN_CNTL))&CRTC_DBL_SCAN_EN; | |
271 } | |
272 | |
273 static int radeon_is_interlace( void ) | |
274 { | |
275 return (INREG(CRTC_GEN_CNTL))&CRTC_INTERLACE_EN; | |
276 } | |
277 | |
4666 | 278 static uint32_t radeon_get_xres( void ) |
279 { | |
280 /* FIXME: currently we extract that from CRTC!!!*/ | |
281 uint32_t xres,h_total; | |
282 h_total = INREG(CRTC_H_TOTAL_DISP); | |
283 xres = (h_total >> 16) & 0xffff; | |
284 return (xres + 1)*8; | |
285 } | |
286 | |
287 static uint32_t radeon_get_yres( void ) | |
288 { | |
289 /* FIXME: currently we extract that from CRTC!!!*/ | |
290 uint32_t yres,v_total; | |
291 v_total = INREG(CRTC_V_TOTAL_DISP); | |
292 yres = (v_total >> 16) & 0xffff; | |
293 return yres + 1; | |
294 } | |
295 | |
4689 | 296 static void radeon_wait_vsync(void) |
297 { | |
298 int i; | |
299 | |
300 OUTREG(GEN_INT_STATUS, VSYNC_INT_AK); | |
301 for (i = 0; i < 2000000; i++) | |
302 { | |
303 if (INREG(GEN_INT_STATUS) & VSYNC_INT) break; | |
304 } | |
305 } | |
306 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
307 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
308 static void _radeon_engine_idle(void); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
309 static void _radeon_fifo_wait(unsigned); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
310 #define radeon_engine_idle() _radeon_engine_idle() |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
311 #define radeon_fifo_wait(entries) _radeon_fifo_wait(entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
312 /* Flush all dirty data in the Pixel Cache to memory. */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
313 static __inline__ void radeon_engine_flush ( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
314 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
315 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
316 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
317 OUTREGP(PC_NGUI_CTLSTAT, PC_FLUSH_ALL, ~PC_FLUSH_ALL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
318 for (i = 0; i < 2000000; i++) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
319 if (!(INREG(PC_NGUI_CTLSTAT) & PC_BUSY)) break; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
320 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
321 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
322 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
323 /* Reset graphics card to known state. */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
324 static void radeon_engine_reset( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
325 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
326 uint32_t clock_cntl_index; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
327 uint32_t mclk_cntl; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
328 uint32_t gen_reset_cntl; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
329 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
330 radeon_engine_flush(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
331 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
332 clock_cntl_index = INREG(CLOCK_CNTL_INDEX); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
333 mclk_cntl = INPLL(MCLK_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
334 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
335 OUTPLL(MCLK_CNTL, mclk_cntl | FORCE_GCP | FORCE_PIPE3D_CP); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
336 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
337 gen_reset_cntl = INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
338 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
339 OUTREG(GEN_RESET_CNTL, gen_reset_cntl | SOFT_RESET_GUI); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
340 INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
341 OUTREG(GEN_RESET_CNTL, |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
342 gen_reset_cntl & (uint32_t)(~SOFT_RESET_GUI)); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
343 INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
344 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
345 OUTPLL(MCLK_CNTL, mclk_cntl); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
346 OUTREG(CLOCK_CNTL_INDEX, clock_cntl_index); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
347 OUTREG(GEN_RESET_CNTL, gen_reset_cntl); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
348 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
349 #else |
4689 | 350 |
3996 | 351 static __inline__ void radeon_engine_flush ( void ) |
352 { | |
353 int i; | |
354 | |
355 /* initiate flush */ | |
356 OUTREGP(RB2D_DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL, | |
357 ~RB2D_DC_FLUSH_ALL); | |
358 | |
359 for (i=0; i < 2000000; i++) { | |
360 if (!(INREG(RB2D_DSTCACHE_CTLSTAT) & RB2D_DC_BUSY)) | |
361 break; | |
362 } | |
363 } | |
364 | |
4666 | 365 static void _radeon_engine_idle(void); |
366 static void _radeon_fifo_wait(unsigned); | |
367 #define radeon_engine_idle() _radeon_engine_idle() | |
368 #define radeon_fifo_wait(entries) _radeon_fifo_wait(entries) | |
3996 | 369 |
4666 | 370 static void radeon_engine_reset( void ) |
3996 | 371 { |
4666 | 372 uint32_t clock_cntl_index, mclk_cntl, rbbm_soft_reset; |
373 | |
374 radeon_engine_flush (); | |
375 | |
376 clock_cntl_index = INREG(CLOCK_CNTL_INDEX); | |
377 mclk_cntl = INPLL(MCLK_CNTL); | |
378 | |
379 OUTPLL(MCLK_CNTL, (mclk_cntl | | |
380 FORCEON_MCLKA | | |
381 FORCEON_MCLKB | | |
382 FORCEON_YCLKA | | |
383 FORCEON_YCLKB | | |
384 FORCEON_MC | | |
385 FORCEON_AIC)); | |
386 rbbm_soft_reset = INREG(RBBM_SOFT_RESET); | |
3996 | 387 |
4666 | 388 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset | |
389 SOFT_RESET_CP | | |
390 SOFT_RESET_HI | | |
391 SOFT_RESET_SE | | |
392 SOFT_RESET_RE | | |
393 SOFT_RESET_PP | | |
394 SOFT_RESET_E2 | | |
395 SOFT_RESET_RB | | |
396 SOFT_RESET_HDP); | |
397 INREG(RBBM_SOFT_RESET); | |
398 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset & (uint32_t) | |
399 ~(SOFT_RESET_CP | | |
400 SOFT_RESET_HI | | |
401 SOFT_RESET_SE | | |
402 SOFT_RESET_RE | | |
403 SOFT_RESET_PP | | |
404 SOFT_RESET_E2 | | |
405 SOFT_RESET_RB | | |
406 SOFT_RESET_HDP)); | |
407 INREG(RBBM_SOFT_RESET); | |
408 | |
409 OUTPLL(MCLK_CNTL, mclk_cntl); | |
410 OUTREG(CLOCK_CNTL_INDEX, clock_cntl_index); | |
411 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset); | |
412 | |
413 return; | |
3996 | 414 } |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
415 #endif |
4666 | 416 static void radeon_engine_restore( void ) |
3996 | 417 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
418 #ifndef RAGE128 |
4666 | 419 int pitch64; |
420 uint32_t xres,yres,bpp; | |
421 radeon_fifo_wait(1); | |
422 xres = radeon_get_xres(); | |
423 yres = radeon_get_yres(); | |
424 bpp = radeon_vid_get_dbpp(); | |
425 /* turn of all automatic flushing - we'll do it all */ | |
426 OUTREG(RB2D_DSTCACHE_MODE, 0); | |
427 | |
428 pitch64 = ((xres * (bpp / 8) + 0x3f)) >> 6; | |
429 | |
430 radeon_fifo_wait(1); | |
431 OUTREG(DEFAULT_OFFSET, (INREG(DEFAULT_OFFSET) & 0xC0000000) | | |
432 (pitch64 << 22)); | |
433 | |
434 radeon_fifo_wait(1); | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
435 #if defined(WORDS_BIGENDIAN) |
9044 | 436 #ifdef RADEON |
437 OUTREGP(DP_DATATYPE, HOST_BIG_ENDIAN_EN, ~HOST_BIG_ENDIAN_EN); | |
438 #endif | |
4666 | 439 #else |
440 OUTREGP(DP_DATATYPE, 0, ~HOST_BIG_ENDIAN_EN); | |
441 #endif | |
442 | |
443 radeon_fifo_wait(1); | |
444 OUTREG(DEFAULT_SC_BOTTOM_RIGHT, (DEFAULT_SC_RIGHT_MAX | |
445 | DEFAULT_SC_BOTTOM_MAX)); | |
446 radeon_fifo_wait(1); | |
447 OUTREG(DP_GUI_MASTER_CNTL, (INREG(DP_GUI_MASTER_CNTL) | |
448 | GMC_BRUSH_SOLID_COLOR | |
449 | GMC_SRC_DATATYPE_COLOR)); | |
3996 | 450 |
4666 | 451 radeon_fifo_wait(7); |
452 OUTREG(DST_LINE_START, 0); | |
453 OUTREG(DST_LINE_END, 0); | |
454 OUTREG(DP_BRUSH_FRGD_CLR, 0xffffffff); | |
455 OUTREG(DP_BRUSH_BKGD_CLR, 0x00000000); | |
456 OUTREG(DP_SRC_FRGD_CLR, 0xffffffff); | |
457 OUTREG(DP_SRC_BKGD_CLR, 0x00000000); | |
458 OUTREG(DP_WRITE_MASK, 0xffffffff); | |
459 | |
460 radeon_engine_idle(); | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
461 #endif |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
462 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
463 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
464 static void _radeon_fifo_wait (unsigned entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
465 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
466 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
467 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
468 for(;;) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
469 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
470 for (i=0; i<2000000; i++) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
471 if ((INREG(GUI_STAT) & GUI_FIFOCNT_MASK) >= entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
472 return; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
473 radeon_engine_reset(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
474 radeon_engine_restore(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
475 } |
4666 | 476 } |
477 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
478 static void _radeon_engine_idle ( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
479 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
480 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
481 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
482 /* ensure FIFO is empty before waiting for idle */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
483 radeon_fifo_wait (64); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
484 for(;;) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
485 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
486 for (i=0; i<2000000; i++) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
487 if ((INREG(GUI_STAT) & GUI_ACTIVE) == 0) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
488 radeon_engine_flush (); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
489 return; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
490 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
491 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
492 radeon_engine_reset(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
493 radeon_engine_restore(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
494 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
495 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
496 #else |
4666 | 497 static void _radeon_fifo_wait (unsigned entries) |
498 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
499 unsigned i; |
3996 | 500 |
4666 | 501 for(;;) |
502 { | |
503 for (i=0; i<2000000; i++) | |
504 if ((INREG(RBBM_STATUS) & RBBM_FIFOCNT_MASK) >= entries) | |
505 return; | |
506 radeon_engine_reset(); | |
507 radeon_engine_restore(); | |
508 } | |
509 } | |
510 static void _radeon_engine_idle ( void ) | |
511 { | |
512 int i; | |
513 | |
514 /* ensure FIFO is empty before waiting for idle */ | |
515 radeon_fifo_wait (64); | |
516 for(;;) | |
517 { | |
3996 | 518 for (i=0; i<2000000; i++) { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
519 if (((INREG(RBBM_STATUS) & RBBM_ACTIVE)) == 0) { |
3996 | 520 radeon_engine_flush (); |
521 return; | |
522 } | |
523 } | |
4666 | 524 radeon_engine_reset(); |
525 radeon_engine_restore(); | |
526 } | |
3996 | 527 } |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
528 #endif |
3996 | 529 |
530 #ifndef RAGE128 | |
531 /* Reference color space transform data */ | |
532 typedef struct tagREF_TRANSFORM | |
533 { | |
534 float RefLuma; | |
535 float RefRCb; | |
536 float RefRCr; | |
537 float RefGCb; | |
538 float RefGCr; | |
539 float RefBCb; | |
540 float RefBCr; | |
541 } REF_TRANSFORM; | |
542 | |
543 /* Parameters for ITU-R BT.601 and ITU-R BT.709 colour spaces */ | |
544 REF_TRANSFORM trans[2] = | |
545 { | |
546 {1.1678, 0.0, 1.6007, -0.3929, -0.8154, 2.0232, 0.0}, /* BT.601 */ | |
547 {1.1678, 0.0, 1.7980, -0.2139, -0.5345, 2.1186, 0.0} /* BT.709 */ | |
548 }; | |
549 /**************************************************************************** | |
550 * SetTransform * | |
551 * Function: Calculates and sets color space transform from supplied * | |
552 * reference transform, gamma, brightness, contrast, hue and * | |
553 * saturation. * | |
554 * Inputs: bright - brightness * | |
555 * cont - contrast * | |
556 * sat - saturation * | |
557 * hue - hue * | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
558 * red_intensity - intense of red component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
559 * green_intensity - intense of green component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
560 * blue_intensity - intense of blue component * |
3996 | 561 * ref - index to the table of refernce transforms * |
562 * Outputs: NONE * | |
563 ****************************************************************************/ | |
564 | |
565 static void radeon_set_transform(float bright, float cont, float sat, | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
566 float hue, float red_intensity, |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
567 float green_intensity,float blue_intensity, |
4284 | 568 unsigned ref) |
3996 | 569 { |
570 float OvHueSin, OvHueCos; | |
571 float CAdjLuma, CAdjOff; | |
4284 | 572 float RedAdj,GreenAdj,BlueAdj; |
3996 | 573 float CAdjRCb, CAdjRCr; |
574 float CAdjGCb, CAdjGCr; | |
575 float CAdjBCb, CAdjBCr; | |
576 float OvLuma, OvROff, OvGOff, OvBOff; | |
577 float OvRCb, OvRCr; | |
578 float OvGCb, OvGCr; | |
579 float OvBCb, OvBCr; | |
580 float Loff = 64.0; | |
581 float Coff = 512.0f; | |
582 | |
583 uint32_t dwOvLuma, dwOvROff, dwOvGOff, dwOvBOff; | |
584 uint32_t dwOvRCb, dwOvRCr; | |
585 uint32_t dwOvGCb, dwOvGCr; | |
586 uint32_t dwOvBCb, dwOvBCr; | |
587 | |
588 if (ref >= 2) return; | |
589 | |
590 OvHueSin = sin((double)hue); | |
591 OvHueCos = cos((double)hue); | |
592 | |
593 CAdjLuma = cont * trans[ref].RefLuma; | |
594 CAdjOff = cont * trans[ref].RefLuma * bright * 1023.0; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
595 RedAdj = cont * trans[ref].RefLuma * red_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
596 GreenAdj = cont * trans[ref].RefLuma * green_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
597 BlueAdj = cont * trans[ref].RefLuma * blue_intensity * 1023.0; |
3996 | 598 |
599 CAdjRCb = sat * -OvHueSin * trans[ref].RefRCr; | |
600 CAdjRCr = sat * OvHueCos * trans[ref].RefRCr; | |
601 CAdjGCb = sat * (OvHueCos * trans[ref].RefGCb - OvHueSin * trans[ref].RefGCr); | |
602 CAdjGCr = sat * (OvHueSin * trans[ref].RefGCb + OvHueCos * trans[ref].RefGCr); | |
603 CAdjBCb = sat * OvHueCos * trans[ref].RefBCb; | |
604 CAdjBCr = sat * OvHueSin * trans[ref].RefBCb; | |
605 | |
606 #if 0 /* default constants */ | |
607 CAdjLuma = 1.16455078125; | |
608 | |
609 CAdjRCb = 0.0; | |
610 CAdjRCr = 1.59619140625; | |
611 CAdjGCb = -0.39111328125; | |
612 CAdjGCr = -0.8125; | |
613 CAdjBCb = 2.01708984375; | |
614 CAdjBCr = 0; | |
615 #endif | |
616 OvLuma = CAdjLuma; | |
617 OvRCb = CAdjRCb; | |
618 OvRCr = CAdjRCr; | |
619 OvGCb = CAdjGCb; | |
620 OvGCr = CAdjGCr; | |
621 OvBCb = CAdjBCb; | |
622 OvBCr = CAdjBCr; | |
4284 | 623 OvROff = RedAdj + CAdjOff - |
3996 | 624 OvLuma * Loff - (OvRCb + OvRCr) * Coff; |
4284 | 625 OvGOff = GreenAdj + CAdjOff - |
3996 | 626 OvLuma * Loff - (OvGCb + OvGCr) * Coff; |
4284 | 627 OvBOff = BlueAdj + CAdjOff - |
3996 | 628 OvLuma * Loff - (OvBCb + OvBCr) * Coff; |
629 #if 0 /* default constants */ | |
630 OvROff = -888.5; | |
631 OvGOff = 545; | |
632 OvBOff = -1104; | |
633 #endif | |
634 | |
635 dwOvROff = ((int)(OvROff * 2.0)) & 0x1fff; | |
636 dwOvGOff = (int)(OvGOff * 2.0) & 0x1fff; | |
637 dwOvBOff = (int)(OvBOff * 2.0) & 0x1fff; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
638 /* Whatever docs say about R200 having 3.8 format instead of 3.11 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
639 as in Radeon is a lie */ |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
640 #if 0 |
8855 | 641 if(RadeonFamily == 100) |
3996 | 642 { |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
643 #endif |
3996 | 644 dwOvLuma =(((int)(OvLuma * 2048.0))&0x7fff)<<17; |
645 dwOvRCb = (((int)(OvRCb * 2048.0))&0x7fff)<<1; | |
646 dwOvRCr = (((int)(OvRCr * 2048.0))&0x7fff)<<17; | |
647 dwOvGCb = (((int)(OvGCb * 2048.0))&0x7fff)<<1; | |
648 dwOvGCr = (((int)(OvGCr * 2048.0))&0x7fff)<<17; | |
649 dwOvBCb = (((int)(OvBCb * 2048.0))&0x7fff)<<1; | |
650 dwOvBCr = (((int)(OvBCr * 2048.0))&0x7fff)<<17; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
651 #if 0 |
3996 | 652 } |
653 else | |
654 { | |
655 dwOvLuma = (((int)(OvLuma * 256.0))&0x7ff)<<20; | |
656 dwOvRCb = (((int)(OvRCb * 256.0))&0x7ff)<<4; | |
657 dwOvRCr = (((int)(OvRCr * 256.0))&0x7ff)<<20; | |
658 dwOvGCb = (((int)(OvGCb * 256.0))&0x7ff)<<4; | |
659 dwOvGCr = (((int)(OvGCr * 256.0))&0x7ff)<<20; | |
660 dwOvBCb = (((int)(OvBCb * 256.0))&0x7ff)<<4; | |
661 dwOvBCr = (((int)(OvBCr * 256.0))&0x7ff)<<20; | |
662 } | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
663 #endif |
3996 | 664 OUTREG(OV0_LIN_TRANS_A, dwOvRCb | dwOvLuma); |
665 OUTREG(OV0_LIN_TRANS_B, dwOvROff | dwOvRCr); | |
666 OUTREG(OV0_LIN_TRANS_C, dwOvGCb | dwOvLuma); | |
667 OUTREG(OV0_LIN_TRANS_D, dwOvGOff | dwOvGCr); | |
668 OUTREG(OV0_LIN_TRANS_E, dwOvBCb | dwOvLuma); | |
669 OUTREG(OV0_LIN_TRANS_F, dwOvBOff | dwOvBCr); | |
670 } | |
671 | |
672 /* Gamma curve definition */ | |
673 typedef struct | |
674 { | |
675 unsigned int gammaReg; | |
676 unsigned int gammaSlope; | |
677 unsigned int gammaOffset; | |
678 }GAMMA_SETTINGS; | |
679 | |
680 /* Recommended gamma curve parameters */ | |
681 GAMMA_SETTINGS r200_def_gamma[18] = | |
682 { | |
683 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
684 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
685 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
686 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
687 {OV0_GAMMA_80_BF, 0x100, 0x0100}, | |
688 {OV0_GAMMA_C0_FF, 0x100, 0x0100}, | |
689 {OV0_GAMMA_100_13F, 0x100, 0x0200}, | |
690 {OV0_GAMMA_140_17F, 0x100, 0x0200}, | |
691 {OV0_GAMMA_180_1BF, 0x100, 0x0300}, | |
692 {OV0_GAMMA_1C0_1FF, 0x100, 0x0300}, | |
693 {OV0_GAMMA_200_23F, 0x100, 0x0400}, | |
694 {OV0_GAMMA_240_27F, 0x100, 0x0400}, | |
695 {OV0_GAMMA_280_2BF, 0x100, 0x0500}, | |
696 {OV0_GAMMA_2C0_2FF, 0x100, 0x0500}, | |
697 {OV0_GAMMA_300_33F, 0x100, 0x0600}, | |
698 {OV0_GAMMA_340_37F, 0x100, 0x0600}, | |
699 {OV0_GAMMA_380_3BF, 0x100, 0x0700}, | |
700 {OV0_GAMMA_3C0_3FF, 0x100, 0x0700} | |
701 }; | |
702 | |
703 GAMMA_SETTINGS r100_def_gamma[6] = | |
704 { | |
705 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
706 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
707 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
708 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
709 {OV0_GAMMA_380_3BF, 0x100, 0x0100}, | |
710 {OV0_GAMMA_3C0_3FF, 0x100, 0x0100} | |
711 }; | |
712 | |
713 static void make_default_gamma_correction( void ) | |
714 { | |
715 size_t i; | |
8855 | 716 if(RadeonFamily == 100) { |
3996 | 717 OUTREG(OV0_LIN_TRANS_A, 0x12A00000); |
718 OUTREG(OV0_LIN_TRANS_B, 0x199018FE); | |
719 OUTREG(OV0_LIN_TRANS_C, 0x12A0F9B0); | |
720 OUTREG(OV0_LIN_TRANS_D, 0xF2F0043B); | |
721 OUTREG(OV0_LIN_TRANS_E, 0x12A02050); | |
722 OUTREG(OV0_LIN_TRANS_F, 0x0000174E); | |
723 for(i=0; i<6; i++){ | |
724 OUTREG(r100_def_gamma[i].gammaReg, | |
725 (r100_def_gamma[i].gammaSlope<<16) | | |
726 r100_def_gamma[i].gammaOffset); | |
727 } | |
728 } | |
729 else{ | |
730 OUTREG(OV0_LIN_TRANS_A, 0x12a00000); | |
731 OUTREG(OV0_LIN_TRANS_B, 0x1990190e); | |
732 OUTREG(OV0_LIN_TRANS_C, 0x12a0f9c0); | |
733 OUTREG(OV0_LIN_TRANS_D, 0xf3000442); | |
734 OUTREG(OV0_LIN_TRANS_E, 0x12a02040); | |
735 OUTREG(OV0_LIN_TRANS_F, 0x175f); | |
736 | |
737 /* Default Gamma, | |
738 Of 18 segments for gamma cure, all segments in R200 are programmable, | |
739 while only lower 4 and upper 2 segments are programmable in Radeon*/ | |
740 for(i=0; i<18; i++){ | |
741 OUTREG(r200_def_gamma[i].gammaReg, | |
742 (r200_def_gamma[i].gammaSlope<<16) | | |
743 r200_def_gamma[i].gammaOffset); | |
744 } | |
745 } | |
746 } | |
747 #endif | |
748 | |
749 static void radeon_vid_make_default(void) | |
750 { | |
751 #ifdef RAGE128 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
752 OUTREG(OV0_COLOUR_CNTL,0x00101000UL); /* Default brightness and saturation for Rage128 */ |
3996 | 753 #else |
754 make_default_gamma_correction(); | |
755 #endif | |
756 besr.deinterlace_pattern = 0x900AAAAA; | |
757 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
758 besr.deinterlace_on=1; | |
759 besr.double_buff=1; | |
4869 | 760 besr.ckey_on=0; |
761 besr.graphics_key_msk=0; | |
762 besr.graphics_key_clr=0; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
763 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_TRUE|CMP_MIX_AND; |
3996 | 764 } |
765 | |
766 | |
767 unsigned vixGetVersion( void ) { return VIDIX_VERSION; } | |
768 | |
4107 | 769 static unsigned short ati_card_ids[] = |
3996 | 770 { |
771 #ifdef RAGE128 | |
772 /* | |
773 This driver should be compatible with Rage128 (pro) chips. | |
774 (include adaptive deinterlacing!!!). | |
775 Moreover: the same logic can be used with Mach64 chips. | |
776 (I mean: mach64xx, 3d rage, 3d rage IIc, 3D rage pro, 3d rage mobility). | |
777 but they are incompatible by i/o ports. So if enthusiasts will want | |
778 then they can redefine OUTREG and INREG macros and redefine OV0_* | |
779 constants. Also it seems that mach64 chips supports only: YUY2, YV12, UYVY | |
780 fourccs (422 and 420 formats only). | |
781 */ | |
782 /* Rage128 Pro GL */ | |
4107 | 783 DEVICE_ATI_RAGE_128_PA_PRO, |
784 DEVICE_ATI_RAGE_128_PB_PRO, | |
785 DEVICE_ATI_RAGE_128_PC_PRO, | |
786 DEVICE_ATI_RAGE_128_PD_PRO, | |
787 DEVICE_ATI_RAGE_128_PE_PRO, | |
788 DEVICE_ATI_RAGE_128_PF_PRO, | |
3996 | 789 /* Rage128 Pro VR */ |
4107 | 790 DEVICE_ATI_RAGE_128_PG_PRO, |
791 DEVICE_ATI_RAGE_128_PH_PRO, | |
792 DEVICE_ATI_RAGE_128_PI_PRO, | |
793 DEVICE_ATI_RAGE_128_PJ_PRO, | |
794 DEVICE_ATI_RAGE_128_PK_PRO, | |
795 DEVICE_ATI_RAGE_128_PL_PRO, | |
796 DEVICE_ATI_RAGE_128_PM_PRO, | |
797 DEVICE_ATI_RAGE_128_PN_PRO, | |
798 DEVICE_ATI_RAGE_128_PO_PRO, | |
799 DEVICE_ATI_RAGE_128_PP_PRO, | |
800 DEVICE_ATI_RAGE_128_PQ_PRO, | |
801 DEVICE_ATI_RAGE_128_PR_PRO, | |
802 DEVICE_ATI_RAGE_128_PS_PRO, | |
803 DEVICE_ATI_RAGE_128_PT_PRO, | |
804 DEVICE_ATI_RAGE_128_PU_PRO, | |
805 DEVICE_ATI_RAGE_128_PV_PRO, | |
806 DEVICE_ATI_RAGE_128_PW_PRO, | |
807 DEVICE_ATI_RAGE_128_PX_PRO, | |
3996 | 808 /* Rage128 GL */ |
4107 | 809 DEVICE_ATI_RAGE_128_RE_SG, |
810 DEVICE_ATI_RAGE_128_RF_SG, | |
811 DEVICE_ATI_RAGE_128_RG, | |
812 DEVICE_ATI_RAGE_128_RK_VR, | |
813 DEVICE_ATI_RAGE_128_RL_VR, | |
814 DEVICE_ATI_RAGE_128_SE_4X, | |
815 DEVICE_ATI_RAGE_128_SF_4X, | |
816 DEVICE_ATI_RAGE_128_SG_4X, | |
8854 | 817 DEVICE_ATI_RAGE_128_SH, |
4107 | 818 DEVICE_ATI_RAGE_128_SK_4X, |
819 DEVICE_ATI_RAGE_128_SL_4X, | |
820 DEVICE_ATI_RAGE_128_SM_4X, | |
8854 | 821 DEVICE_ATI_RAGE_128_4X, |
4107 | 822 DEVICE_ATI_RAGE_128_PRO, |
823 DEVICE_ATI_RAGE_128_PRO2, | |
5165
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
824 DEVICE_ATI_RAGE_128_PRO3, |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
825 /* these seem to be based on rage 128 instead of mach64 */ |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
826 DEVICE_ATI_RAGE_MOBILITY_M3, |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
827 DEVICE_ATI_RAGE_MOBILITY_M32 |
3996 | 828 #else |
829 /* Radeons (indeed: Rage 256 Pro ;) */ | |
8855 | 830 DEVICE_ATI_RADEON_R100_QD, |
831 DEVICE_ATI_RADEON_R100_QE, | |
832 DEVICE_ATI_RADEON_R100_QF, | |
833 DEVICE_ATI_RADEON_R100_QG, | |
834 DEVICE_ATI_RADEON_VE_QY, | |
835 DEVICE_ATI_RADEON_VE_QZ, | |
8854 | 836 DEVICE_ATI_RADEON_MOBILITY_M7, |
837 DEVICE_ATI_RADEON_MOBILITY_M72, | |
4107 | 838 DEVICE_ATI_RADEON_MOBILITY_M6, |
839 DEVICE_ATI_RADEON_MOBILITY_M62, | |
8855 | 840 DEVICE_ATI_RADEON_R200_BB, |
841 DEVICE_ATI_RADEON_R200_QH, | |
842 DEVICE_ATI_RADEON_R200_QI, | |
843 DEVICE_ATI_RADEON_R200_QJ, | |
844 DEVICE_ATI_RADEON_R200_QK, | |
8854 | 845 DEVICE_ATI_RADEON_R200_QL, |
8855 | 846 DEVICE_ATI_RADEON_R200_QH2, |
847 DEVICE_ATI_RADEON_R200_QI2, | |
848 DEVICE_ATI_RADEON_R200_QJ2, | |
849 DEVICE_ATI_RADEON_R200_QK2, | |
8854 | 850 DEVICE_ATI_RADEON_RV200_QW, |
8855 | 851 DEVICE_ATI_RADEON_RV200_QX, |
852 DEVICE_ATI_RADEON_R250_ID, | |
853 DEVICE_ATI_RADEON_R250_IE, | |
854 DEVICE_ATI_RADEON_R250_IF, | |
855 DEVICE_ATI_RADEON_R250_IG, | |
856 DEVICE_ATI_RADEON_R250_LD, | |
857 DEVICE_ATI_RADEON_R250_LE, | |
858 DEVICE_ATI_RADEON_R250_LF, | |
859 DEVICE_ATI_RADEON_R250_LG, | |
860 DEVICE_ATI_RADEON_R300_ND, | |
861 DEVICE_ATI_RADEON_R300_NE, | |
862 DEVICE_ATI_RADEON_R300_NF, | |
863 DEVICE_ATI_RADEON_R300_NG | |
3996 | 864 #endif |
865 }; | |
866 | |
867 static int find_chip(unsigned chip_id) | |
868 { | |
869 unsigned i; | |
4107 | 870 for(i = 0;i < sizeof(ati_card_ids)/sizeof(unsigned short);i++) |
3996 | 871 { |
4107 | 872 if(chip_id == ati_card_ids[i]) return i; |
3996 | 873 } |
874 return -1; | |
875 } | |
876 | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
877 static pciinfo_t pci_info; |
3996 | 878 static int probed=0; |
879 | |
880 vidix_capability_t def_cap = | |
881 { | |
882 #ifdef RAGE128 | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
883 "BES driver for Rage128 cards", |
3996 | 884 #else |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
885 "BES driver for Radeon cards", |
3996 | 886 #endif |
4327 | 887 "Nick Kurshev", |
3996 | 888 TYPE_OUTPUT | TYPE_FX, |
4191 | 889 { 0, 0, 0, 0 }, |
4282 | 890 2048, |
891 2048, | |
3996 | 892 4, |
893 4, | |
894 -1, | |
4264 | 895 FLAG_UPSCALER | FLAG_DOWNSCALER | FLAG_EQUALIZER, |
4134 | 896 VENDOR_ATI, |
3996 | 897 0, |
898 { 0, 0, 0, 0} | |
899 }; | |
900 | |
901 | |
4191 | 902 int vixProbe( int verbose,int force ) |
3996 | 903 { |
904 pciinfo_t lst[MAX_PCI_DEVICES]; | |
905 unsigned i,num_pci; | |
906 int err; | |
4030 | 907 __verbose = verbose; |
3996 | 908 err = pci_scan(lst,&num_pci); |
909 if(err) | |
910 { | |
911 printf(RADEON_MSG" Error occured during pci scan: %s\n",strerror(err)); | |
912 return err; | |
913 } | |
914 else | |
915 { | |
916 err = ENXIO; | |
917 for(i=0;i<num_pci;i++) | |
918 { | |
4107 | 919 if(lst[i].vendor == VENDOR_ATI) |
3996 | 920 { |
921 int idx; | |
4191 | 922 const char *dname; |
3996 | 923 idx = find_chip(lst[i].device); |
4191 | 924 if(idx == -1 && force == PROBE_NORMAL) continue; |
925 dname = pci_device_name(VENDOR_ATI,lst[i].device); | |
926 dname = dname ? dname : "Unknown chip"; | |
927 printf(RADEON_MSG" Found chip: %s\n",dname); | |
3996 | 928 #ifndef RAGE128 |
4191 | 929 if(idx != -1) |
8855 | 930 { |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
931 switch(ati_card_ids[idx]) { |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
932 /* Original radeon */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
933 case DEVICE_ATI_RADEON_R100_QD: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
934 case DEVICE_ATI_RADEON_R100_QE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
935 case DEVICE_ATI_RADEON_R100_QF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
936 case DEVICE_ATI_RADEON_R100_QG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
937 RadeonFamily = 100; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
938 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
939 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
940 /* Radeon VE / Radeon Mobility */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
941 case DEVICE_ATI_RADEON_VE_QY: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
942 case DEVICE_ATI_RADEON_VE_QZ: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
943 case DEVICE_ATI_RADEON_MOBILITY_M6: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
944 case DEVICE_ATI_RADEON_MOBILITY_M62: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
945 RadeonFamily = 120; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
946 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
947 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
948 /* Radeon 7500 / Radeon Mobility 7500 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
949 case DEVICE_ATI_RADEON_RV200_QW: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
950 case DEVICE_ATI_RADEON_RV200_QX: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
951 case DEVICE_ATI_RADEON_MOBILITY_M7: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
952 case DEVICE_ATI_RADEON_MOBILITY_M72: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
953 RadeonFamily = 150; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
954 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
955 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
956 /* Radeon 8500 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
957 case DEVICE_ATI_RADEON_R200_BB: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
958 case DEVICE_ATI_RADEON_R200_QH: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
959 case DEVICE_ATI_RADEON_R200_QI: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
960 case DEVICE_ATI_RADEON_R200_QJ: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
961 case DEVICE_ATI_RADEON_R200_QK: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
962 case DEVICE_ATI_RADEON_R200_QL: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
963 case DEVICE_ATI_RADEON_R200_QH2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
964 case DEVICE_ATI_RADEON_R200_QI2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
965 case DEVICE_ATI_RADEON_R200_QJ2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
966 case DEVICE_ATI_RADEON_R200_QK2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
967 RadeonFamily = 200; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
968 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
969 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
970 /* Radeon 9000 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
971 case DEVICE_ATI_RADEON_R250_ID: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
972 case DEVICE_ATI_RADEON_R250_IE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
973 case DEVICE_ATI_RADEON_R250_IF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
974 case DEVICE_ATI_RADEON_R250_IG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
975 case DEVICE_ATI_RADEON_R250_LD: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
976 case DEVICE_ATI_RADEON_R250_LE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
977 case DEVICE_ATI_RADEON_R250_LF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
978 case DEVICE_ATI_RADEON_R250_LG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
979 RadeonFamily = 250; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
980 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
981 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
982 /* Radeon 9700 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
983 case DEVICE_ATI_RADEON_R300_ND: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
984 case DEVICE_ATI_RADEON_R300_NE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
985 case DEVICE_ATI_RADEON_R300_NF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
986 case DEVICE_ATI_RADEON_R300_NG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
987 RadeonFamily = 300; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
988 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
989 default: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
990 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
991 } |
8855 | 992 } |
3996 | 993 #endif |
4193 | 994 if(force > PROBE_NORMAL) |
995 { | |
996 printf(RADEON_MSG" Driver was forced. Was found %sknown chip\n",idx == -1 ? "un" : ""); | |
997 if(idx == -1) | |
998 #ifdef RAGE128 | |
4373 | 999 printf(RADEON_MSG" Assuming it as Rage128\n"); |
4193 | 1000 #else |
4373 | 1001 printf(RADEON_MSG" Assuming it as Radeon1\n"); |
4193 | 1002 #endif |
1003 } | |
4191 | 1004 def_cap.device_id = lst[i].device; |
3996 | 1005 err = 0; |
1006 memcpy(&pci_info,&lst[i],sizeof(pciinfo_t)); | |
1007 probed=1; | |
1008 break; | |
1009 } | |
1010 } | |
1011 } | |
1012 if(err && verbose) printf(RADEON_MSG" Can't find chip\n"); | |
1013 return err; | |
1014 } | |
1015 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1016 static void radeon_vid_dump_regs( void ); /* forward declaration */ |
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1017 |
3996 | 1018 int vixInit( void ) |
1019 { | |
4477 | 1020 int err; |
4012 | 1021 if(!probed) |
1022 { | |
1023 printf(RADEON_MSG" Driver was not probed but is being initializing\n"); | |
1024 return EINTR; | |
1025 } | |
1026 if((radeon_mmio_base = map_phys_mem(pci_info.base2,0xFFFF))==(void *)-1) return ENOMEM; | |
3996 | 1027 radeon_ram_size = INREG(CONFIG_MEMSIZE); |
1028 /* mem size is bits [28:0], mask off the rest. Range: from 1Mb up to 512 Mb */ | |
1029 radeon_ram_size &= CONFIG_MEMSIZE_MASK; | |
8942 | 1030 #ifdef RADEON |
1031 /* according to XFree86 4.2.0, some production M6's return 0 for 8MB */ | |
1032 if (radeon_ram_size == 0 && | |
1033 (def_cap.device_id == DEVICE_ATI_RADEON_MOBILITY_M6 || | |
1034 def_cap.device_id == DEVICE_ATI_RADEON_MOBILITY_M62)) | |
1035 { | |
1036 printf(RADEON_MSG" Workarounding buggy Radeon Mobility M6 (0 vs. 8MB ram)\n"); | |
1037 radeon_ram_size = 8192*1024; | |
1038 } | |
1039 #endif | |
3996 | 1040 if((radeon_mem_base = map_phys_mem(pci_info.base0,radeon_ram_size))==(void *)-1) return ENOMEM; |
4070
b61ba6c256dd
Minor interface changes: color and video keys are moved out from playback configuring
nick
parents:
4038
diff
changeset
|
1041 memset(&besr,0,sizeof(bes_registers_t)); |
3996 | 1042 radeon_vid_make_default(); |
1043 printf(RADEON_MSG" Video memory = %uMb\n",radeon_ram_size/0x100000); | |
4477 | 1044 err = mtrr_set_type(pci_info.base0,radeon_ram_size,MTRR_TYPE_WRCOMB); |
1045 if(!err) printf(RADEON_MSG" Set write-combining type of video memory\n"); | |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1046 |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1047 radeon_fifo_wait(3); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1048 SAVED_OV0_GRAPHICS_KEY_CLR = INREG(OV0_GRAPHICS_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1049 SAVED_OV0_GRAPHICS_KEY_MSK = INREG(OV0_GRAPHICS_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1050 SAVED_OV0_VID_KEY_CLR = INREG(OV0_VID_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1051 SAVED_OV0_VID_KEY_MSK = INREG(OV0_VID_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1052 SAVED_OV0_KEY_CNTL = INREG(OV0_KEY_CNTL); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1053 printf(RADEON_MSG" Saved overlay colorkey settings\n"); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1054 |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1055 #ifdef RADEON |
8859 | 1056 switch(RadeonFamily) |
1057 { | |
1058 case 100: | |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1059 case 120: |
8859 | 1060 case 150: |
1061 case 250: | |
1062 is_shift_required=1; | |
1063 break; | |
1064 default: | |
1065 break; | |
1066 } | |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1067 #endif |
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1068 |
9044 | 1069 /* XXX: hack, but it works for me (tm) */ |
1070 #if defined(RAGE128) && (WORDS_BIGENDIAN) | |
1071 /* code from gatos */ | |
1072 { | |
1073 SAVED_CONFIG_CNTL = INREG(CONFIG_CNTL); | |
1074 OUTREG(CONFIG_CNTL, SAVED_CONFIG_CNTL & | |
1075 ~(APER_0_BIG_ENDIAN_16BPP_SWAP|APER_0_BIG_ENDIAN_32BPP_SWAP)); | |
1076 | |
1077 // printf("saved: %x, current: %x\n", SAVED_CONFIG_CNTL, | |
1078 // INREG(CONFIG_CNTL)); | |
1079 } | |
1080 #endif | |
1081 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1082 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1083 return 0; |
1084 } | |
1085 | |
1086 void vixDestroy( void ) | |
1087 { | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1088 /* remove colorkeying */ |
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1089 radeon_fifo_wait(3); |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1090 OUTREG(OV0_GRAPHICS_KEY_CLR, SAVED_OV0_GRAPHICS_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1091 OUTREG(OV0_GRAPHICS_KEY_MSK, SAVED_OV0_GRAPHICS_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1092 OUTREG(OV0_VID_KEY_CLR, SAVED_OV0_VID_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1093 OUTREG(OV0_VID_KEY_MSK, SAVED_OV0_VID_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1094 OUTREG(OV0_KEY_CNTL, SAVED_OV0_KEY_CNTL); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1095 printf(RADEON_MSG" Restored overlay colorkey settings\n"); |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1096 |
9044 | 1097 #if defined(RAGE128) && (WORDS_BIGENDIAN) |
1098 OUTREG(CONFIG_CNTL, SAVED_CONFIG_CNTL); | |
1099 // printf("saved: %x, restored: %x\n", SAVED_CONFIG_CNTL, | |
1100 // INREG(CONFIG_CNTL)); | |
1101 #endif | |
1102 | |
3996 | 1103 unmap_phys_mem(radeon_mem_base,radeon_ram_size); |
4855 | 1104 unmap_phys_mem(radeon_mmio_base,0xFFFF); |
3996 | 1105 } |
1106 | |
1107 int vixGetCapability(vidix_capability_t *to) | |
1108 { | |
1109 memcpy(to,&def_cap,sizeof(vidix_capability_t)); | |
1110 return 0; | |
1111 } | |
1112 | |
6483 | 1113 /* |
1114 Full list of fourcc which are supported by Win2K redeon driver: | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1115 YUY2, UYVY, DDES, OGLT, OGL2, OGLS, OGLB, OGNT, OGNZ, OGNS, |
6483 | 1116 IF09, YVU9, IMC4, M2IA, IYUV, VBID, DXT1, DXT2, DXT3, DXT4, DXT5 |
1117 */ | |
3996 | 1118 uint32_t supported_fourcc[] = |
1119 { | |
6483 | 1120 IMGFMT_Y800, IMGFMT_Y8, IMGFMT_YVU9, IMGFMT_IF09, |
3996 | 1121 IMGFMT_YV12, IMGFMT_I420, IMGFMT_IYUV, |
4455 | 1122 IMGFMT_UYVY, IMGFMT_YUY2, IMGFMT_YVYU, |
4429 | 1123 IMGFMT_RGB15, IMGFMT_BGR15, |
4416 | 1124 IMGFMT_RGB16, IMGFMT_BGR16, |
1125 IMGFMT_RGB32, IMGFMT_BGR32 | |
3996 | 1126 }; |
1127 | |
6483 | 1128 inline static int is_supported_fourcc(uint32_t fourcc) |
3996 | 1129 { |
6483 | 1130 unsigned int i; |
3996 | 1131 for(i=0;i<sizeof(supported_fourcc)/sizeof(uint32_t);i++) |
1132 { | |
1133 if(fourcc==supported_fourcc[i]) return 1; | |
1134 } | |
1135 return 0; | |
1136 } | |
1137 | |
1138 int vixQueryFourcc(vidix_fourcc_t *to) | |
1139 { | |
1140 if(is_supported_fourcc(to->fourcc)) | |
1141 { | |
1142 to->depth = VID_DEPTH_1BPP | VID_DEPTH_2BPP | | |
1143 VID_DEPTH_4BPP | VID_DEPTH_8BPP | | |
1144 VID_DEPTH_12BPP| VID_DEPTH_15BPP| | |
1145 VID_DEPTH_16BPP| VID_DEPTH_24BPP| | |
1146 VID_DEPTH_32BPP; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
1147 to->flags = VID_CAP_EXPAND | VID_CAP_SHRINK | VID_CAP_COLORKEY; |
3996 | 1148 return 0; |
1149 } | |
4015 | 1150 else to->depth = to->flags = 0; |
3996 | 1151 return ENOSYS; |
1152 } | |
1153 | |
1154 static void radeon_vid_dump_regs( void ) | |
1155 { | |
1156 size_t i; | |
4015 | 1157 printf(RADEON_MSG"*** Begin of DRIVER variables dump ***\n"); |
1158 printf(RADEON_MSG"radeon_mmio_base=%p\n",radeon_mmio_base); | |
1159 printf(RADEON_MSG"radeon_mem_base=%p\n",radeon_mem_base); | |
1160 printf(RADEON_MSG"radeon_overlay_off=%08X\n",radeon_overlay_off); | |
1161 printf(RADEON_MSG"radeon_ram_size=%08X\n",radeon_ram_size); | |
4666 | 1162 printf(RADEON_MSG"video mode: %ux%u@%u\n",radeon_get_xres(),radeon_get_yres(),radeon_vid_get_dbpp()); |
4015 | 1163 printf(RADEON_MSG"*** Begin of OV0 registers dump ***\n"); |
3996 | 1164 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++) |
4015 | 1165 printf(RADEON_MSG"%s = %08X\n",vregs[i].sname,INREG(vregs[i].name)); |
1166 printf(RADEON_MSG"*** End of OV0 registers dump ***\n"); | |
3996 | 1167 } |
1168 | |
1169 static void radeon_vid_stop_video( void ) | |
1170 { | |
1171 radeon_engine_idle(); | |
1172 OUTREG(OV0_SCALE_CNTL, SCALER_SOFT_RESET); | |
1173 OUTREG(OV0_EXCLUSIVE_HORZ, 0); | |
1174 OUTREG(OV0_AUTO_FLIP_CNTL, 0); /* maybe */ | |
1175 OUTREG(OV0_FILTER_CNTL, FILTER_HARDCODED_COEF); | |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1176 #ifdef RADEON |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1177 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_EQ); |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1178 #else |
3996 | 1179 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_NE); |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1180 #endif |
3996 | 1181 OUTREG(OV0_TEST, 0); |
1182 } | |
1183 | |
1184 static void radeon_vid_display_video( void ) | |
1185 { | |
1186 int bes_flags; | |
1187 radeon_fifo_wait(2); | |
1188 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
1189 radeon_engine_idle(); | |
1190 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
1191 radeon_fifo_wait(15); | |
4666 | 1192 |
1193 /* Shutdown capturing */ | |
1194 OUTREG(FCP_CNTL, FCP_CNTL__GND); | |
1195 OUTREG(CAP0_TRIG_CNTL, 0); | |
1196 | |
4689 | 1197 OUTREG(VID_BUFFER_CONTROL, (1<<16) | 0x01); |
1198 OUTREG(DISP_TEST_DEBUG_CNTL, 0); | |
4666 | 1199 |
3996 | 1200 OUTREG(OV0_AUTO_FLIP_CNTL,OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD); |
1201 | |
4611 | 1202 if(besr.deinterlace_on) OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); |
3996 | 1203 #ifdef RAGE128 |
7493 | 1204 OUTREG(OV0_COLOUR_CNTL, (((besr.brightness*64)/1000) & 0x7f) | |
1205 (((besr.saturation*31+31000)/2000) << 8) | | |
1206 (((besr.saturation*31+31000)/2000) << 16)); | |
3996 | 1207 #endif |
1208 radeon_fifo_wait(2); | |
4869 | 1209 OUTREG(OV0_GRAPHICS_KEY_MSK, besr.graphics_key_msk); |
1210 OUTREG(OV0_GRAPHICS_KEY_CLR, besr.graphics_key_clr); | |
1211 OUTREG(OV0_KEY_CNTL,besr.ckey_cntl); | |
3996 | 1212 |
1213 OUTREG(OV0_H_INC, besr.h_inc); | |
1214 OUTREG(OV0_STEP_BY, besr.step_by); | |
1215 OUTREG(OV0_Y_X_START, besr.y_x_start); | |
1216 OUTREG(OV0_Y_X_END, besr.y_x_end); | |
1217 OUTREG(OV0_V_INC, besr.v_inc); | |
1218 OUTREG(OV0_P1_BLANK_LINES_AT_TOP, besr.p1_blank_lines_at_top); | |
1219 OUTREG(OV0_P23_BLANK_LINES_AT_TOP, besr.p23_blank_lines_at_top); | |
1220 OUTREG(OV0_VID_BUF_PITCH0_VALUE, besr.vid_buf_pitch0_value); | |
1221 OUTREG(OV0_VID_BUF_PITCH1_VALUE, besr.vid_buf_pitch1_value); | |
1222 OUTREG(OV0_P1_X_START_END, besr.p1_x_start_end); | |
1223 OUTREG(OV0_P2_X_START_END, besr.p2_x_start_end); | |
1224 OUTREG(OV0_P3_X_START_END, besr.p3_x_start_end); | |
1225 #ifdef RADEON | |
1226 OUTREG(OV0_BASE_ADDR, besr.base_addr); | |
1227 #endif | |
4930 | 1228 OUTREG(OV0_VID_BUF0_BASE_ADRS, besr.vid_buf_base_adrs_y[0]); |
5041 | 1229 OUTREG(OV0_VID_BUF1_BASE_ADRS, besr.vid_buf_base_adrs_v[0]); |
1230 OUTREG(OV0_VID_BUF2_BASE_ADRS, besr.vid_buf_base_adrs_u[0]); | |
3996 | 1231 radeon_fifo_wait(9); |
4930 | 1232 OUTREG(OV0_VID_BUF3_BASE_ADRS, besr.vid_buf_base_adrs_y[0]); |
5041 | 1233 OUTREG(OV0_VID_BUF4_BASE_ADRS, besr.vid_buf_base_adrs_v[0]); |
1234 OUTREG(OV0_VID_BUF5_BASE_ADRS, besr.vid_buf_base_adrs_u[0]); | |
3996 | 1235 OUTREG(OV0_P1_V_ACCUM_INIT, besr.p1_v_accum_init); |
1236 OUTREG(OV0_P1_H_ACCUM_INIT, besr.p1_h_accum_init); | |
1237 OUTREG(OV0_P23_H_ACCUM_INIT, besr.p23_h_accum_init); | |
1238 OUTREG(OV0_P23_V_ACCUM_INIT, besr.p23_v_accum_init); | |
1239 | |
6678 | 1240 #ifdef RADEON |
1241 bes_flags = SCALER_ENABLE | | |
1242 SCALER_SMART_SWITCH; | |
1243 // SCALER_HORZ_PICK_NEAREST | | |
1244 // SCALER_VERT_PICK_NEAREST | | |
1245 #endif | |
3996 | 1246 bes_flags = SCALER_ENABLE | |
1247 SCALER_SMART_SWITCH | | |
1248 SCALER_Y2R_TEMP | | |
1249 SCALER_PIX_EXPAND; | |
1250 if(besr.double_buff) bes_flags |= SCALER_DOUBLE_BUFFER; | |
1251 if(besr.deinterlace_on) bes_flags |= SCALER_ADAPTIVE_DEINT; | |
1252 #ifdef RAGE128 | |
1253 bes_flags |= SCALER_BURST_PER_PLANE; | |
1254 #endif | |
1255 switch(besr.fourcc) | |
1256 { | |
1257 case IMGFMT_RGB15: | |
1258 case IMGFMT_BGR15: bes_flags |= SCALER_SOURCE_15BPP; break; | |
4429 | 1259 case IMGFMT_RGB16: |
3996 | 1260 case IMGFMT_BGR16: bes_flags |= SCALER_SOURCE_16BPP; break; |
4416 | 1261 /* |
3996 | 1262 case IMGFMT_RGB24: |
1263 case IMGFMT_BGR24: bes_flags |= SCALER_SOURCE_24BPP; break; | |
4416 | 1264 */ |
3996 | 1265 case IMGFMT_RGB32: |
1266 case IMGFMT_BGR32: bes_flags |= SCALER_SOURCE_32BPP; break; | |
6483 | 1267 /* 4:1:0 */ |
3996 | 1268 case IMGFMT_IF09: |
1269 case IMGFMT_YVU9: bes_flags |= SCALER_SOURCE_YUV9; break; | |
6483 | 1270 /* 4:0:0 */ |
1271 case IMGFMT_Y800: | |
1272 case IMGFMT_Y8: | |
3996 | 1273 /* 4:2:0 */ |
1274 case IMGFMT_IYUV: | |
1275 case IMGFMT_I420: | |
6483 | 1276 case IMGFMT_YV12: bes_flags |= SCALER_SOURCE_YUV12; break; |
3996 | 1277 /* 4:2:2 */ |
4455 | 1278 case IMGFMT_YVYU: |
3996 | 1279 case IMGFMT_UYVY: bes_flags |= SCALER_SOURCE_YVYU422; break; |
1280 case IMGFMT_YUY2: | |
1281 default: bes_flags |= SCALER_SOURCE_VYUY422; break; | |
1282 } | |
1283 OUTREG(OV0_SCALE_CNTL, bes_flags); | |
1284 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
4666 | 1285 if(__verbose > 1) printf(RADEON_MSG"we wanted: scaler=%08X\n",bes_flags); |
4030 | 1286 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1287 } |
1288 | |
4456 | 1289 static unsigned radeon_query_pitch(unsigned fourcc,const vidix_yuv_t *spitch) |
4009 | 1290 { |
4456 | 1291 unsigned pitch,spy,spv,spu; |
1292 spy = spv = spu = 0; | |
1293 switch(spitch->y) | |
1294 { | |
1295 case 16: | |
1296 case 32: | |
1297 case 64: | |
1298 case 128: | |
1299 case 256: spy = spitch->y; break; | |
1300 default: break; | |
1301 } | |
1302 switch(spitch->u) | |
1303 { | |
1304 case 16: | |
1305 case 32: | |
1306 case 64: | |
1307 case 128: | |
1308 case 256: spu = spitch->u; break; | |
1309 default: break; | |
1310 } | |
1311 switch(spitch->v) | |
1312 { | |
1313 case 16: | |
1314 case 32: | |
1315 case 64: | |
1316 case 128: | |
1317 case 256: spv = spitch->v; break; | |
1318 default: break; | |
1319 } | |
4009 | 1320 switch(fourcc) |
1321 { | |
1322 /* 4:2:0 */ | |
1323 case IMGFMT_IYUV: | |
1324 case IMGFMT_YV12: | |
4456 | 1325 case IMGFMT_I420: |
1326 if(spy > 16 && spu == spy/2 && spv == spy/2) pitch = spy; | |
1327 else pitch = 32; | |
1328 break; | |
6483 | 1329 /* 4:1:0 */ |
1330 case IMGFMT_IF09: | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1331 case IMGFMT_YVU9: |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1332 if(spy > 32 && spu == spy/4 && spv == spy/4) pitch = spy; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1333 else pitch = 64; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1334 break; |
4456 | 1335 default: |
1336 if(spy >= 16) pitch = spy; | |
1337 else pitch = 16; | |
1338 break; | |
4009 | 1339 } |
1340 return pitch; | |
1341 } | |
1342 | |
3996 | 1343 static int radeon_vid_init_video( vidix_playback_t *config ) |
1344 { | |
4930 | 1345 uint32_t i,tmp,src_w,src_h,dest_w,dest_h,pitch,h_inc,step_by,left,leftUV,top; |
6483 | 1346 int is_400,is_410,is_420,is_rgb32,is_rgb,best_pitch,mpitch; |
3996 | 1347 radeon_vid_stop_video(); |
1348 left = config->src.x << 16; | |
1349 top = config->src.y << 16; | |
1350 src_h = config->src.h; | |
1351 src_w = config->src.w; | |
6483 | 1352 is_400 = is_410 = is_420 = is_rgb32 = is_rgb = 0; |
3996 | 1353 if(config->fourcc == IMGFMT_YV12 || |
1354 config->fourcc == IMGFMT_I420 || | |
1355 config->fourcc == IMGFMT_IYUV) is_420 = 1; | |
6483 | 1356 if(config->fourcc == IMGFMT_YVU9 || |
1357 config->fourcc == IMGFMT_IF09) is_410 = 1; | |
1358 if(config->fourcc == IMGFMT_Y800 || | |
1359 config->fourcc == IMGFMT_Y8) is_400 = 1; | |
4416 | 1360 if(config->fourcc == IMGFMT_RGB32 || |
1361 config->fourcc == IMGFMT_BGR32) is_rgb32 = 1; | |
4571 | 1362 if(config->fourcc == IMGFMT_RGB32 || |
1363 config->fourcc == IMGFMT_BGR32 || | |
1364 config->fourcc == IMGFMT_RGB24 || | |
1365 config->fourcc == IMGFMT_BGR24 || | |
1366 config->fourcc == IMGFMT_RGB16 || | |
1367 config->fourcc == IMGFMT_BGR16 || | |
1368 config->fourcc == IMGFMT_RGB15 || | |
1369 config->fourcc == IMGFMT_BGR15) is_rgb = 1; | |
4456 | 1370 best_pitch = radeon_query_pitch(config->fourcc,&config->src.pitch); |
4415 | 1371 mpitch = best_pitch-1; |
3996 | 1372 switch(config->fourcc) |
1373 { | |
6483 | 1374 /* 4:0:0 */ |
1375 case IMGFMT_Y800: | |
1376 case IMGFMT_Y8: | |
1377 /* 4:1:0 */ | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1378 case IMGFMT_YVU9: |
6483 | 1379 case IMGFMT_IF09: |
3996 | 1380 /* 4:2:0 */ |
1381 case IMGFMT_IYUV: | |
1382 case IMGFMT_YV12: | |
4415 | 1383 case IMGFMT_I420: pitch = (src_w + mpitch) & ~mpitch; |
4015 | 1384 config->dest.pitch.y = |
1385 config->dest.pitch.u = | |
4415 | 1386 config->dest.pitch.v = best_pitch; |
3996 | 1387 break; |
4416 | 1388 /* RGB 4:4:4:4 */ |
1389 case IMGFMT_RGB32: | |
1390 case IMGFMT_BGR32: pitch = (src_w*4 + mpitch) & ~mpitch; | |
1391 config->dest.pitch.y = | |
1392 config->dest.pitch.u = | |
1393 config->dest.pitch.v = best_pitch; | |
1394 break; | |
3996 | 1395 /* 4:2:2 */ |
4455 | 1396 default: /* RGB15, RGB16, YVYU, UYVY, YUY2 */ |
4415 | 1397 pitch = ((src_w*2) + mpitch) & ~mpitch; |
3996 | 1398 config->dest.pitch.y = |
1399 config->dest.pitch.u = | |
4415 | 1400 config->dest.pitch.v = best_pitch; |
3996 | 1401 break; |
1402 } | |
1403 dest_w = config->dest.w; | |
1404 dest_h = config->dest.h; | |
1405 if(radeon_is_dbl_scan()) dest_h *= 2; | |
1406 besr.dest_bpp = radeon_vid_get_dbpp(); | |
1407 besr.fourcc = config->fourcc; | |
1408 besr.v_inc = (src_h << 20) / dest_h; | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1409 if(radeon_is_interlace()) besr.v_inc *= 2; |
3996 | 1410 h_inc = (src_w << 12) / dest_w; |
1411 step_by = 1; | |
1412 while(h_inc >= (2 << 12)) { | |
1413 step_by++; | |
1414 h_inc >>= 1; | |
1415 } | |
1416 | |
1417 /* keep everything in 16.16 */ | |
4015 | 1418 besr.base_addr = INREG(DISPLAY_BASE_ADDR); |
4666 | 1419 config->offsets[0] = 0; |
4930 | 1420 for(i=1;i<besr.vid_nbufs;i++) |
1421 config->offsets[i] = config->offsets[i-1]+config->frame_size; | |
6483 | 1422 if(is_420 || is_410 || is_400) |
3996 | 1423 { |
1424 uint32_t d1line,d2line,d3line; | |
1425 d1line = top*pitch; | |
6483 | 1426 if(is_420) |
1427 { | |
1428 d2line = src_h*pitch+(d1line>>2); | |
1429 d3line = d2line+((src_h*pitch)>>2); | |
1430 } | |
1431 else | |
1432 if(is_410) | |
1433 { | |
1434 d2line = src_h*pitch+(d1line>>4); | |
1435 d3line = d2line+((src_h*pitch)>>4); | |
1436 } | |
1437 else | |
1438 { | |
1439 d2line = 0; | |
1440 d3line = 0; | |
1441 } | |
3996 | 1442 d1line += (left >> 16) & ~15; |
6483 | 1443 if(is_420) |
1444 { | |
1445 d2line += (left >> 17) & ~15; | |
1446 d3line += (left >> 17) & ~15; | |
1447 } | |
1448 else | |
1449 if(is_410) | |
1450 { | |
1451 d2line += (left >> 18) & ~15; | |
1452 d3line += (left >> 18) & ~15; | |
1453 } | |
3996 | 1454 config->offset.y = d1line & VIF_BUF0_BASE_ADRS_MASK; |
6483 | 1455 if(is_400) |
1456 { | |
1457 config->offset.v = 0; | |
1458 config->offset.u = 0; | |
1459 } | |
1460 else | |
1461 { | |
1462 config->offset.v = d2line & VIF_BUF1_BASE_ADRS_MASK; | |
1463 config->offset.u = d3line & VIF_BUF2_BASE_ADRS_MASK; | |
1464 } | |
4930 | 1465 for(i=0;i<besr.vid_nbufs;i++) |
1466 { | |
1467 besr.vid_buf_base_adrs_y[i]=((radeon_overlay_off+config->offsets[i]+config->offset.y)&VIF_BUF0_BASE_ADRS_MASK); | |
6483 | 1468 if(is_400) |
1469 { | |
1470 besr.vid_buf_base_adrs_v[i]=0; | |
1471 besr.vid_buf_base_adrs_u[i]=0; | |
1472 } | |
1473 else | |
1474 { | |
1475 besr.vid_buf_base_adrs_v[i]=((radeon_overlay_off+config->offsets[i]+config->offset.v)&VIF_BUF1_BASE_ADRS_MASK)|VIF_BUF1_PITCH_SEL; | |
1476 besr.vid_buf_base_adrs_u[i]=((radeon_overlay_off+config->offsets[i]+config->offset.u)&VIF_BUF2_BASE_ADRS_MASK)|VIF_BUF2_PITCH_SEL; | |
1477 } | |
4930 | 1478 } |
1479 config->offset.y = ((besr.vid_buf_base_adrs_y[0])&VIF_BUF0_BASE_ADRS_MASK) - radeon_overlay_off; | |
6483 | 1480 if(is_400) |
1481 { | |
1482 config->offset.v = 0; | |
1483 config->offset.u = 0; | |
1484 } | |
1485 else | |
1486 { | |
1487 config->offset.v = ((besr.vid_buf_base_adrs_v[0])&VIF_BUF1_BASE_ADRS_MASK) - radeon_overlay_off; | |
1488 config->offset.u = ((besr.vid_buf_base_adrs_u[0])&VIF_BUF2_BASE_ADRS_MASK) - radeon_overlay_off; | |
1489 } | |
3996 | 1490 if(besr.fourcc == IMGFMT_I420 || besr.fourcc == IMGFMT_IYUV) |
1491 { | |
1492 uint32_t tmp; | |
1493 tmp = config->offset.u; | |
1494 config->offset.u = config->offset.v; | |
1495 config->offset.v = tmp; | |
1496 } | |
1497 } | |
1498 else | |
1499 { | |
1500 config->offset.y = config->offset.u = config->offset.v = ((left & ~7) << 1)&VIF_BUF0_BASE_ADRS_MASK; | |
4930 | 1501 for(i=0;i<besr.vid_nbufs;i++) |
1502 { | |
1503 besr.vid_buf_base_adrs_y[i] = | |
1504 besr.vid_buf_base_adrs_u[i] = | |
4932 | 1505 besr.vid_buf_base_adrs_v[i] = radeon_overlay_off + config->offsets[i] + config->offset.y; |
4930 | 1506 } |
3996 | 1507 } |
1508 | |
1509 tmp = (left & 0x0003ffff) + 0x00028000 + (h_inc << 3); | |
1510 besr.p1_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
1511 ((tmp << 12) & 0xf0000000); | |
1512 | |
1513 tmp = ((left >> 1) & 0x0001ffff) + 0x00028000 + (h_inc << 2); | |
1514 besr.p23_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
1515 ((tmp << 12) & 0x70000000); | |
1516 tmp = (top & 0x0000ffff) + 0x00018000; | |
1517 besr.p1_v_accum_init = ((tmp << 4) & OV0_P1_V_ACCUM_INIT_MASK) | |
1518 |(OV0_P1_MAX_LN_IN_PER_LN_OUT & 1); | |
1519 | |
1520 tmp = ((top >> 1) & 0x0000ffff) + 0x00018000; | |
6483 | 1521 besr.p23_v_accum_init = (is_420||is_410) ? |
1522 ((tmp << 4) & OV0_P23_V_ACCUM_INIT_MASK) | |
3996 | 1523 |(OV0_P23_MAX_LN_IN_PER_LN_OUT & 1) : 0; |
1524 | |
6483 | 1525 leftUV = (left >> (is_410?18:17)) & 15; |
3996 | 1526 left = (left >> 16) & 15; |
4571 | 1527 if(is_rgb && !is_rgb32) h_inc<<=1; |
4416 | 1528 if(is_rgb32) |
4571 | 1529 besr.h_inc = (h_inc >> 1) | ((h_inc >> 1) << 16); |
4416 | 1530 else |
6483 | 1531 if(is_410) |
1532 besr.h_inc = h_inc | ((h_inc >> 2) << 16); | |
1533 else | |
4416 | 1534 besr.h_inc = h_inc | ((h_inc >> 1) << 16); |
3996 | 1535 besr.step_by = step_by | (step_by << 8); |
1536 besr.y_x_start = (config->dest.x+X_ADJUST) | (config->dest.y << 16); | |
1537 besr.y_x_end = (config->dest.x + dest_w+X_ADJUST) | ((config->dest.y + dest_h) << 16); | |
1538 besr.p1_blank_lines_at_top = P1_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); | |
6483 | 1539 if(is_420 || is_410) |
3996 | 1540 { |
6483 | 1541 src_h = (src_h + 1) >> (is_410?2:1); |
3996 | 1542 besr.p23_blank_lines_at_top = P23_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); |
1543 } | |
1544 else besr.p23_blank_lines_at_top = 0; | |
1545 besr.vid_buf_pitch0_value = pitch; | |
6483 | 1546 besr.vid_buf_pitch1_value = is_410 ? pitch>>2 : is_420 ? pitch>>1 : pitch; |
3996 | 1547 besr.p1_x_start_end = (src_w+left-1)|(left<<16); |
6483 | 1548 if (is_410||is_420) src_w>>=is_410?2:1; |
1549 if(is_400) | |
1550 { | |
1551 besr.p2_x_start_end = 0; | |
1552 besr.p3_x_start_end = 0; | |
1553 } | |
1554 else | |
1555 { | |
1556 besr.p2_x_start_end = (src_w+left-1)|(leftUV<<16); | |
1557 besr.p3_x_start_end = besr.p2_x_start_end; | |
1558 } | |
4869 | 1559 |
3996 | 1560 return 0; |
1561 } | |
1562 | |
4009 | 1563 static void radeon_compute_framesize(vidix_playback_t *info) |
1564 { | |
4666 | 1565 unsigned pitch,awidth,dbpp; |
4456 | 1566 pitch = radeon_query_pitch(info->fourcc,&info->src.pitch); |
4666 | 1567 dbpp = radeon_vid_get_dbpp(); |
4033 | 1568 switch(info->fourcc) |
1569 { | |
1570 case IMGFMT_I420: | |
1571 case IMGFMT_YV12: | |
1572 case IMGFMT_IYUV: | |
4666 | 1573 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1574 info->frame_size = awidth*(info->src.h+info->src.h/2); |
4033 | 1575 break; |
6483 | 1576 case IMGFMT_Y800: |
1577 case IMGFMT_Y8: | |
1578 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); | |
1579 info->frame_size = awidth*info->src.h; | |
1580 break; | |
1581 case IMGFMT_IF09: | |
1582 case IMGFMT_YVU9: | |
1583 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); | |
1584 info->frame_size = awidth*(info->src.h+info->src.h/8); | |
1585 break; | |
4429 | 1586 case IMGFMT_RGB32: |
1587 case IMGFMT_BGR32: | |
4666 | 1588 awidth = (info->src.w*4 + (pitch-1)) & ~(pitch-1); |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1589 info->frame_size = awidth*info->src.h; |
4429 | 1590 break; |
1591 /* YUY2 YVYU, RGB15, RGB16 */ | |
4666 | 1592 default: |
1593 awidth = (info->src.w*2 + (pitch-1)) & ~(pitch-1); | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1594 info->frame_size = awidth*info->src.h; |
4033 | 1595 break; |
1596 } | |
4009 | 1597 } |
1598 | |
3996 | 1599 int vixConfigPlayback(vidix_playback_t *info) |
1600 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1601 unsigned rgb_size,nfr; |
3996 | 1602 if(!is_supported_fourcc(info->fourcc)) return ENOSYS; |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1603 if(info->num_frames>VID_PLAY_MAXFRAMES) info->num_frames=VID_PLAY_MAXFRAMES; |
4666 | 1604 if(info->num_frames==1) besr.double_buff=0; |
1605 else besr.double_buff=1; | |
4009 | 1606 radeon_compute_framesize(info); |
4930 | 1607 |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1608 rgb_size = radeon_get_xres()*radeon_get_yres()*((radeon_vid_get_dbpp()+7)/8); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1609 nfr = info->num_frames; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1610 for(;nfr>0; nfr--) |
4930 | 1611 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1612 radeon_overlay_off = radeon_ram_size - info->frame_size*nfr; |
4930 | 1613 radeon_overlay_off &= 0xffff0000; |
1614 if(radeon_overlay_off >= (int)rgb_size ) break; | |
1615 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1616 if(nfr <= 3) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1617 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1618 nfr = info->num_frames; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1619 for(;nfr>0; nfr--) |
4930 | 1620 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1621 radeon_overlay_off = radeon_ram_size - info->frame_size*nfr; |
4930 | 1622 radeon_overlay_off &= 0xffff0000; |
1623 if(radeon_overlay_off > 0) break; | |
1624 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1625 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1626 if(nfr <= 0) return EINVAL; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1627 info->num_frames = nfr; |
4930 | 1628 besr.vid_nbufs = info->num_frames; |
1629 info->dga_addr = (char *)radeon_mem_base + radeon_overlay_off; | |
3996 | 1630 radeon_vid_init_video(info); |
1631 return 0; | |
1632 } | |
1633 | |
1634 int vixPlaybackOn( void ) | |
1635 { | |
1636 radeon_vid_display_video(); | |
1637 return 0; | |
1638 } | |
1639 | |
1640 int vixPlaybackOff( void ) | |
1641 { | |
1642 radeon_vid_stop_video(); | |
1643 return 0; | |
1644 } | |
1645 | |
4033 | 1646 int vixPlaybackFrameSelect(unsigned frame) |
3996 | 1647 { |
4412 | 1648 uint32_t off[6]; |
4930 | 1649 int prev_frame= (frame-1+besr.vid_nbufs) % besr.vid_nbufs; |
4412 | 1650 /* |
1651 buf3-5 always should point onto second buffer for better | |
1652 deinterlacing and TV-in | |
1653 */ | |
4666 | 1654 if(!besr.double_buff) return 0; |
4930 | 1655 if(frame > besr.vid_nbufs) frame = besr.vid_nbufs-1; |
1656 if(prev_frame > (int)besr.vid_nbufs) prev_frame = besr.vid_nbufs-1; | |
1657 off[0] = besr.vid_buf_base_adrs_y[frame]; | |
1658 off[1] = besr.vid_buf_base_adrs_v[frame]; | |
1659 off[2] = besr.vid_buf_base_adrs_u[frame]; | |
1660 off[3] = besr.vid_buf_base_adrs_y[prev_frame]; | |
1661 off[4] = besr.vid_buf_base_adrs_v[prev_frame]; | |
1662 off[5] = besr.vid_buf_base_adrs_u[prev_frame]; | |
4855 | 1663 radeon_fifo_wait(8); |
3996 | 1664 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); |
4666 | 1665 radeon_engine_idle(); |
3996 | 1666 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); |
4412 | 1667 OUTREG(OV0_VID_BUF0_BASE_ADRS, off[0]); |
1668 OUTREG(OV0_VID_BUF1_BASE_ADRS, off[1]); | |
1669 OUTREG(OV0_VID_BUF2_BASE_ADRS, off[2]); | |
4413 | 1670 OUTREG(OV0_VID_BUF3_BASE_ADRS, off[3]); |
1671 OUTREG(OV0_VID_BUF4_BASE_ADRS, off[4]); | |
1672 OUTREG(OV0_VID_BUF5_BASE_ADRS, off[5]); | |
3996 | 1673 OUTREG(OV0_REG_LOAD_CNTL, 0); |
4930 | 1674 if(besr.vid_nbufs == 2) radeon_wait_vsync(); |
4030 | 1675 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1676 return 0; |
1677 } | |
1678 | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1679 vidix_video_eq_t equal = |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1680 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1681 VEQ_CAP_BRIGHTNESS | VEQ_CAP_SATURATION |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1682 #ifndef RAGE128 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1683 | VEQ_CAP_CONTRAST | VEQ_CAP_HUE | VEQ_CAP_RGB_INTENSITY |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1684 #endif |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1685 , |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1686 0, 0, 0, 0, 0, 0, 0, 0 }; |
3996 | 1687 |
1688 int vixPlaybackGetEq( vidix_video_eq_t * eq) | |
1689 { | |
1690 memcpy(eq,&equal,sizeof(vidix_video_eq_t)); | |
1691 return 0; | |
1692 } | |
1693 | |
4229 | 1694 #ifndef RAGE128 |
1695 #define RTFSaturation(a) (1.0 + ((a)*1.0)/1000.0) | |
1696 #define RTFBrightness(a) (((a)*1.0)/2000.0) | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1697 #define RTFIntensity(a) (((a)*1.0)/2000.0) |
4229 | 1698 #define RTFContrast(a) (1.0 + ((a)*1.0)/1000.0) |
1699 #define RTFHue(a) (((a)*3.1416)/1000.0) | |
1700 #define RTFCheckParam(a) {if((a)<-1000) (a)=-1000; if((a)>1000) (a)=1000;} | |
1701 #endif | |
1702 | |
3996 | 1703 int vixPlaybackSetEq( const vidix_video_eq_t * eq) |
1704 { | |
1705 #ifdef RAGE128 | |
1706 int br,sat; | |
4229 | 1707 #else |
1708 int itu_space; | |
3996 | 1709 #endif |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1710 if(eq->cap & VEQ_CAP_BRIGHTNESS) equal.brightness = eq->brightness; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1711 if(eq->cap & VEQ_CAP_CONTRAST) equal.contrast = eq->contrast; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1712 if(eq->cap & VEQ_CAP_SATURATION) equal.saturation = eq->saturation; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1713 if(eq->cap & VEQ_CAP_HUE) equal.hue = eq->hue; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1714 if(eq->cap & VEQ_CAP_RGB_INTENSITY) |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1715 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1716 equal.red_intensity = eq->red_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1717 equal.green_intensity = eq->green_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1718 equal.blue_intensity = eq->blue_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1719 } |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1720 equal.flags = eq->flags; |
3996 | 1721 #ifdef RAGE128 |
1722 br = equal.brightness * 64 / 1000; | |
4229 | 1723 if(br < -64) br = -64; if(br > 63) br = 63; |
4230 | 1724 sat = (equal.saturation + 1000) * 16 / 1000; |
4229 | 1725 if(sat < 0) sat = 0; if(sat > 31) sat = 31; |
3996 | 1726 OUTREG(OV0_COLOUR_CNTL, (br & 0x7f) | (sat << 8) | (sat << 16)); |
1727 #else | |
4229 | 1728 itu_space = equal.flags == VEQ_FLG_ITU_R_BT_709 ? 1 : 0; |
1729 RTFCheckParam(equal.brightness); | |
1730 RTFCheckParam(equal.saturation); | |
1731 RTFCheckParam(equal.contrast); | |
1732 RTFCheckParam(equal.hue); | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1733 RTFCheckParam(equal.red_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1734 RTFCheckParam(equal.green_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1735 RTFCheckParam(equal.blue_intensity); |
4229 | 1736 radeon_set_transform(RTFBrightness(equal.brightness), |
1737 RTFContrast(equal.contrast), | |
1738 RTFSaturation(equal.saturation), | |
1739 RTFHue(equal.hue), | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1740 RTFIntensity(equal.red_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1741 RTFIntensity(equal.green_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1742 RTFIntensity(equal.blue_intensity), |
4229 | 1743 itu_space); |
3996 | 1744 #endif |
1745 return 0; | |
1746 } | |
1747 | |
4611 | 1748 int vixPlaybackSetDeint( const vidix_deinterlace_t * info) |
1749 { | |
1750 unsigned sflg; | |
1751 switch(info->flags) | |
1752 { | |
1753 default: | |
1754 case CFG_NON_INTERLACED: | |
1755 besr.deinterlace_on = 0; | |
1756 break; | |
1757 case CFG_EVEN_ODD_INTERLACING: | |
1758 case CFG_INTERLACED: | |
1759 besr.deinterlace_on = 1; | |
1760 besr.deinterlace_pattern = 0x900AAAAA; | |
1761 break; | |
1762 case CFG_ODD_EVEN_INTERLACING: | |
1763 besr.deinterlace_on = 1; | |
1764 besr.deinterlace_pattern = 0x00055555; | |
1765 break; | |
1766 case CFG_UNIQUE_INTERLACING: | |
1767 besr.deinterlace_on = 1; | |
1768 besr.deinterlace_pattern = info->deinterlace_pattern; | |
1769 break; | |
1770 } | |
1771 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
1772 radeon_engine_idle(); | |
1773 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
1774 radeon_fifo_wait(15); | |
1775 sflg = INREG(OV0_SCALE_CNTL); | |
1776 if(besr.deinterlace_on) | |
1777 { | |
1778 OUTREG(OV0_SCALE_CNTL,sflg | SCALER_ADAPTIVE_DEINT); | |
1779 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
1780 } | |
1781 else OUTREG(OV0_SCALE_CNTL,sflg & (~SCALER_ADAPTIVE_DEINT)); | |
1782 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
1783 return 0; | |
1784 } | |
1785 | |
1786 int vixPlaybackGetDeint( vidix_deinterlace_t * info) | |
1787 { | |
1788 if(!besr.deinterlace_on) info->flags = CFG_NON_INTERLACED; | |
1789 else | |
1790 { | |
1791 info->flags = CFG_UNIQUE_INTERLACING; | |
1792 info->deinterlace_pattern = besr.deinterlace_pattern; | |
1793 } | |
1794 return 0; | |
1795 } | |
4869 | 1796 |
1797 | |
1798 /* Graphic keys */ | |
1799 static vidix_grkey_t radeon_grkey; | |
1800 | |
1801 static void set_gr_key( void ) | |
1802 { | |
1803 if(radeon_grkey.ckey.op == CKEY_TRUE) | |
1804 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1805 int dbpp=radeon_vid_get_dbpp(); |
4869 | 1806 besr.ckey_on=1; |
1807 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1808 switch(dbpp) |
4869 | 1809 { |
1810 case 15: | |
8856 | 1811 #ifdef RADEON |
8858 | 1812 if(RadeonFamily > 100) |
8856 | 1813 besr.graphics_key_clr= |
1814 ((radeon_grkey.ckey.blue &0xF8)) | |
1815 | ((radeon_grkey.ckey.green&0xF8)<<8) | |
1816 | ((radeon_grkey.ckey.red &0xF8)<<16); | |
1817 else | |
1818 #endif | |
4869 | 1819 besr.graphics_key_clr= |
1820 ((radeon_grkey.ckey.blue &0xF8)>>3) | |
1821 | ((radeon_grkey.ckey.green&0xF8)<<2) | |
1822 | ((radeon_grkey.ckey.red &0xF8)<<7); | |
1823 break; | |
1824 case 16: | |
8856 | 1825 #ifdef RADEON |
1826 /* This test may be too general/specific */ | |
8858 | 1827 if(RadeonFamily > 100) |
8856 | 1828 besr.graphics_key_clr= |
1829 ((radeon_grkey.ckey.blue &0xF8)) | |
1830 | ((radeon_grkey.ckey.green&0xFC)<<8) | |
1831 | ((radeon_grkey.ckey.red &0xF8)<<16); | |
1832 else | |
1833 #endif | |
4869 | 1834 besr.graphics_key_clr= |
1835 ((radeon_grkey.ckey.blue &0xF8)>>3) | |
1836 | ((radeon_grkey.ckey.green&0xFC)<<3) | |
1837 | ((radeon_grkey.ckey.red &0xF8)<<8); | |
1838 break; | |
1839 case 24: | |
1840 besr.graphics_key_clr= | |
1841 ((radeon_grkey.ckey.blue &0xFF)) | |
1842 | ((radeon_grkey.ckey.green&0xFF)<<8) | |
1843 | ((radeon_grkey.ckey.red &0xFF)<<16); | |
1844 break; | |
1845 case 32: | |
1846 besr.graphics_key_clr= | |
1847 ((radeon_grkey.ckey.blue &0xFF)) | |
1848 | ((radeon_grkey.ckey.green&0xFF)<<8) | |
1849 | ((radeon_grkey.ckey.red &0xFF)<<16); | |
1850 break; | |
1851 default: | |
1852 besr.ckey_on=0; | |
1853 besr.graphics_key_msk=0; | |
1854 besr.graphics_key_clr=0; | |
1855 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1856 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1857 besr.graphics_key_msk=(1<<dbpp)-1; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1858 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_NE|CMP_MIX_AND; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1859 #else |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1860 besr.graphics_key_msk=besr.graphics_key_clr; |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1861 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|CMP_MIX_AND|GRAPHIC_KEY_FN_EQ; |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1862 #endif |
4869 | 1863 } |
1864 else | |
1865 { | |
1866 besr.ckey_on=0; | |
1867 besr.graphics_key_msk=0; | |
1868 besr.graphics_key_clr=0; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
1869 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_TRUE|CMP_MIX_AND; |
4869 | 1870 } |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
1871 radeon_fifo_wait(3); |
4869 | 1872 OUTREG(OV0_GRAPHICS_KEY_MSK, besr.graphics_key_msk); |
1873 OUTREG(OV0_GRAPHICS_KEY_CLR, besr.graphics_key_clr); | |
1874 OUTREG(OV0_KEY_CNTL,besr.ckey_cntl); | |
1875 } | |
1876 | |
1877 int vixGetGrKeys(vidix_grkey_t *grkey) | |
1878 { | |
1879 memcpy(grkey, &radeon_grkey, sizeof(vidix_grkey_t)); | |
1880 return(0); | |
1881 } | |
1882 | |
1883 int vixSetGrKeys(const vidix_grkey_t *grkey) | |
1884 { | |
1885 memcpy(&radeon_grkey, grkey, sizeof(vidix_grkey_t)); | |
1886 set_gr_key(); | |
1887 return(0); | |
1888 } |