Mercurial > mplayer.hg
annotate vidix/drivers/radeon_vid.c @ 14635:1c277cafd3b1
Query XV_COLORKEY only when listed in attribute list, fixes displaying with non overlay ports
author | iive |
---|---|
date | Wed, 02 Feb 2005 14:02:26 +0000 |
parents | 887dc01d393a |
children | 16bc84938c4b |
rev | line source |
---|---|
3996 | 1 /* |
2 radeon_vid - VIDIX based video driver for Radeon and Rage128 chips | |
4030 | 3 Copyrights 2002 Nick Kurshev. This file is based on sources from |
4 GATOS (gatos.sf.net) and X11 (www.xfree86.org) | |
5 Licence: GPL | |
12286 | 6 |
7 31.12.2002 added support for fglrx drivers by Marcel Naziri (zwobbl@zwobbl.de) | |
8 6.04.2004 fixes to allow compiling vidix without X11 (broken in original patch) | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
9 PPC support by Alex Beregszaszi |
3996 | 10 */ |
11 | |
12 #include <errno.h> | |
13 #include <stdio.h> | |
14 #include <stdlib.h> | |
15 #include <string.h> | |
16 #include <math.h> | |
4003
92c59012249d
stdint.h replaced by inttypes.h (used more frequently in the sources)
pl
parents:
3996
diff
changeset
|
17 #include <inttypes.h> |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
18 |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
19 #include "../../config.h" |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
20 #include "../../bswap.h" |
4201 | 21 #include "../../libdha/pci_ids.h" |
22 #include "../../libdha/pci_names.h" | |
3996 | 23 #include "../vidix.h" |
24 #include "../fourcc.h" | |
25 #include "../../libdha/libdha.h" | |
26 #include "radeon.h" | |
27 | |
12286 | 28 #ifdef HAVE_X11 |
29 #include <X11/Xlib.h> | |
30 #endif | |
31 | |
3996 | 32 #ifdef RAGE128 |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
33 #define RADEON_MSG "[rage128]" |
3996 | 34 #define X_ADJUST 0 |
35 #else | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
36 #define RADEON_MSG "[radeon]" |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
37 #define X_ADJUST (is_shift_required ? 8 : 0) |
3996 | 38 #ifndef RADEON |
39 #define RADEON | |
40 #endif | |
41 #endif | |
42 | |
4030 | 43 static int __verbose = 0; |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
44 #ifdef RADEON |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
45 static int is_shift_required = 0; |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
46 #endif |
4015 | 47 |
3996 | 48 typedef struct bes_registers_s |
49 { | |
50 /* base address of yuv framebuffer */ | |
51 uint32_t yuv_base; | |
52 uint32_t fourcc; | |
53 uint32_t dest_bpp; | |
54 /* YUV BES registers */ | |
55 uint32_t reg_load_cntl; | |
56 uint32_t h_inc; | |
57 uint32_t step_by; | |
58 uint32_t y_x_start; | |
59 uint32_t y_x_end; | |
60 uint32_t v_inc; | |
61 uint32_t p1_blank_lines_at_top; | |
62 uint32_t p23_blank_lines_at_top; | |
63 uint32_t vid_buf_pitch0_value; | |
64 uint32_t vid_buf_pitch1_value; | |
65 uint32_t p1_x_start_end; | |
66 uint32_t p2_x_start_end; | |
67 uint32_t p3_x_start_end; | |
68 uint32_t base_addr; | |
4930 | 69 uint32_t vid_buf_base_adrs_y[VID_PLAY_MAXFRAMES]; |
70 uint32_t vid_buf_base_adrs_u[VID_PLAY_MAXFRAMES]; | |
71 uint32_t vid_buf_base_adrs_v[VID_PLAY_MAXFRAMES]; | |
72 uint32_t vid_nbufs; | |
3996 | 73 |
74 uint32_t p1_v_accum_init; | |
75 uint32_t p1_h_accum_init; | |
76 uint32_t p23_v_accum_init; | |
77 uint32_t p23_h_accum_init; | |
78 uint32_t scale_cntl; | |
79 uint32_t exclusive_horz; | |
80 uint32_t auto_flip_cntl; | |
81 uint32_t filter_cntl; | |
82 uint32_t key_cntl; | |
83 uint32_t test; | |
84 /* Configurable stuff */ | |
85 int double_buff; | |
86 | |
87 int brightness; | |
88 int saturation; | |
89 | |
90 int ckey_on; | |
91 uint32_t graphics_key_clr; | |
92 uint32_t graphics_key_msk; | |
4869 | 93 uint32_t ckey_cntl; |
3996 | 94 |
95 int deinterlace_on; | |
96 uint32_t deinterlace_pattern; | |
97 | |
98 } bes_registers_t; | |
99 | |
100 typedef struct video_registers_s | |
101 { | |
102 const char * sname; | |
103 uint32_t name; | |
104 uint32_t value; | |
105 }video_registers_t; | |
106 | |
107 static bes_registers_t besr; | |
108 #ifndef RAGE128 | |
8855 | 109 static int RadeonFamily=100; |
3996 | 110 #endif |
111 #define DECLARE_VREG(name) { #name, name, 0 } | |
112 static video_registers_t vregs[] = | |
113 { | |
114 DECLARE_VREG(VIDEOMUX_CNTL), | |
115 DECLARE_VREG(VIPPAD_MASK), | |
116 DECLARE_VREG(VIPPAD1_A), | |
117 DECLARE_VREG(VIPPAD1_EN), | |
118 DECLARE_VREG(VIPPAD1_Y), | |
119 DECLARE_VREG(OV0_Y_X_START), | |
120 DECLARE_VREG(OV0_Y_X_END), | |
121 DECLARE_VREG(OV0_PIPELINE_CNTL), | |
122 DECLARE_VREG(OV0_EXCLUSIVE_HORZ), | |
123 DECLARE_VREG(OV0_EXCLUSIVE_VERT), | |
124 DECLARE_VREG(OV0_REG_LOAD_CNTL), | |
125 DECLARE_VREG(OV0_SCALE_CNTL), | |
126 DECLARE_VREG(OV0_V_INC), | |
127 DECLARE_VREG(OV0_P1_V_ACCUM_INIT), | |
128 DECLARE_VREG(OV0_P23_V_ACCUM_INIT), | |
129 DECLARE_VREG(OV0_P1_BLANK_LINES_AT_TOP), | |
130 DECLARE_VREG(OV0_P23_BLANK_LINES_AT_TOP), | |
131 #ifdef RADEON | |
132 DECLARE_VREG(OV0_BASE_ADDR), | |
133 #endif | |
134 DECLARE_VREG(OV0_VID_BUF0_BASE_ADRS), | |
135 DECLARE_VREG(OV0_VID_BUF1_BASE_ADRS), | |
136 DECLARE_VREG(OV0_VID_BUF2_BASE_ADRS), | |
137 DECLARE_VREG(OV0_VID_BUF3_BASE_ADRS), | |
138 DECLARE_VREG(OV0_VID_BUF4_BASE_ADRS), | |
139 DECLARE_VREG(OV0_VID_BUF5_BASE_ADRS), | |
140 DECLARE_VREG(OV0_VID_BUF_PITCH0_VALUE), | |
141 DECLARE_VREG(OV0_VID_BUF_PITCH1_VALUE), | |
142 DECLARE_VREG(OV0_AUTO_FLIP_CNTL), | |
143 DECLARE_VREG(OV0_DEINTERLACE_PATTERN), | |
144 DECLARE_VREG(OV0_SUBMIT_HISTORY), | |
145 DECLARE_VREG(OV0_H_INC), | |
146 DECLARE_VREG(OV0_STEP_BY), | |
147 DECLARE_VREG(OV0_P1_H_ACCUM_INIT), | |
148 DECLARE_VREG(OV0_P23_H_ACCUM_INIT), | |
149 DECLARE_VREG(OV0_P1_X_START_END), | |
150 DECLARE_VREG(OV0_P2_X_START_END), | |
151 DECLARE_VREG(OV0_P3_X_START_END), | |
152 DECLARE_VREG(OV0_FILTER_CNTL), | |
153 DECLARE_VREG(OV0_FOUR_TAP_COEF_0), | |
154 DECLARE_VREG(OV0_FOUR_TAP_COEF_1), | |
155 DECLARE_VREG(OV0_FOUR_TAP_COEF_2), | |
156 DECLARE_VREG(OV0_FOUR_TAP_COEF_3), | |
157 DECLARE_VREG(OV0_FOUR_TAP_COEF_4), | |
158 DECLARE_VREG(OV0_FLAG_CNTL), | |
159 #ifdef RAGE128 | |
160 DECLARE_VREG(OV0_COLOUR_CNTL), | |
161 #else | |
162 DECLARE_VREG(OV0_SLICE_CNTL), | |
163 #endif | |
164 DECLARE_VREG(OV0_VID_KEY_CLR), | |
165 DECLARE_VREG(OV0_VID_KEY_MSK), | |
166 DECLARE_VREG(OV0_GRAPHICS_KEY_CLR), | |
167 DECLARE_VREG(OV0_GRAPHICS_KEY_MSK), | |
168 DECLARE_VREG(OV0_KEY_CNTL), | |
169 DECLARE_VREG(OV0_TEST), | |
170 DECLARE_VREG(OV0_LIN_TRANS_A), | |
171 DECLARE_VREG(OV0_LIN_TRANS_B), | |
172 DECLARE_VREG(OV0_LIN_TRANS_C), | |
173 DECLARE_VREG(OV0_LIN_TRANS_D), | |
174 DECLARE_VREG(OV0_LIN_TRANS_E), | |
175 DECLARE_VREG(OV0_LIN_TRANS_F), | |
176 DECLARE_VREG(OV0_GAMMA_0_F), | |
177 DECLARE_VREG(OV0_GAMMA_10_1F), | |
178 DECLARE_VREG(OV0_GAMMA_20_3F), | |
179 DECLARE_VREG(OV0_GAMMA_40_7F), | |
180 DECLARE_VREG(OV0_GAMMA_380_3BF), | |
181 DECLARE_VREG(OV0_GAMMA_3C0_3FF), | |
182 DECLARE_VREG(SUBPIC_CNTL), | |
183 DECLARE_VREG(SUBPIC_DEFCOLCON), | |
184 DECLARE_VREG(SUBPIC_Y_X_START), | |
185 DECLARE_VREG(SUBPIC_Y_X_END), | |
186 DECLARE_VREG(SUBPIC_V_INC), | |
187 DECLARE_VREG(SUBPIC_H_INC), | |
188 DECLARE_VREG(SUBPIC_BUF0_OFFSET), | |
189 DECLARE_VREG(SUBPIC_BUF1_OFFSET), | |
190 DECLARE_VREG(SUBPIC_LC0_OFFSET), | |
191 DECLARE_VREG(SUBPIC_LC1_OFFSET), | |
192 DECLARE_VREG(SUBPIC_PITCH), | |
193 DECLARE_VREG(SUBPIC_BTN_HLI_COLCON), | |
194 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_START), | |
195 DECLARE_VREG(SUBPIC_BTN_HLI_Y_X_END), | |
196 DECLARE_VREG(SUBPIC_PALETTE_INDEX), | |
197 DECLARE_VREG(SUBPIC_PALETTE_DATA), | |
198 DECLARE_VREG(SUBPIC_H_ACCUM_INIT), | |
199 DECLARE_VREG(SUBPIC_V_ACCUM_INIT), | |
200 DECLARE_VREG(IDCT_RUNS), | |
201 DECLARE_VREG(IDCT_LEVELS), | |
202 DECLARE_VREG(IDCT_AUTH_CONTROL), | |
203 DECLARE_VREG(IDCT_AUTH), | |
9044 | 204 DECLARE_VREG(IDCT_CONTROL), |
205 DECLARE_VREG(CONFIG_CNTL) | |
3996 | 206 }; |
4030 | 207 |
12286 | 208 #ifdef HAVE_X11 |
209 static uint32_t firegl_shift = 0; | |
210 #endif | |
3996 | 211 static void * radeon_mmio_base = 0; |
212 static void * radeon_mem_base = 0; | |
213 static int32_t radeon_overlay_off = 0; | |
214 static uint32_t radeon_ram_size = 0; | |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
215 /* Restore on exit */ |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
216 static uint32_t SAVED_OV0_GRAPHICS_KEY_CLR = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
217 static uint32_t SAVED_OV0_GRAPHICS_KEY_MSK = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
218 static uint32_t SAVED_OV0_VID_KEY_CLR = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
219 static uint32_t SAVED_OV0_VID_KEY_MSK = 0; |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
220 static uint32_t SAVED_OV0_KEY_CNTL = 0; |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
221 #ifdef WORDS_BIGENDIAN |
9044 | 222 static uint32_t SAVED_CONFIG_CNTL = 0; |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
223 #if defined(RAGE128) |
9044 | 224 #define APER_0_BIG_ENDIAN_16BPP_SWAP (1<<0) |
225 #define APER_0_BIG_ENDIAN_32BPP_SWAP (2<<0) | |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
226 #else |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
227 #define RADEON_SURFACE_CNTL 0x0b00 |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
228 #define RADEON_NONSURF_AP0_SWP_16BPP (1 << 20) |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
229 #define RADEON_NONSURF_AP0_SWP_32BPP (1 << 21) |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
230 #endif |
9044 | 231 #endif |
3996 | 232 |
4012 | 233 #define GETREG(TYPE,PTR,OFFZ) (*((volatile TYPE*)((PTR)+(OFFZ)))) |
234 #define SETREG(TYPE,PTR,OFFZ,VAL) (*((volatile TYPE*)((PTR)+(OFFZ))))=VAL | |
235 | |
14363 | 236 #define INREG8(addr) GETREG(uint8_t,(uint8_t*)(radeon_mmio_base),addr) |
237 #define OUTREG8(addr,val) SETREG(uint8_t,(uint8_t*)(radeon_mmio_base),addr,val) | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
238 |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
239 static inline uint32_t INREG (uint32_t addr) { |
14363 | 240 uint32_t tmp = GETREG(uint32_t,(uint8_t*)(radeon_mmio_base),addr); |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
241 return le2me_32(tmp); |
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
242 } |
14363 | 243 //#define OUTREG(addr,val) SETREG(uint32_t,(uint8_t*)(radeon_mmio_base),addr,val) |
244 #define OUTREG(addr,val) SETREG(uint32_t,(uint8_t*)(radeon_mmio_base),addr,le2me_32(val)) | |
3996 | 245 #define OUTREGP(addr,val,mask) \ |
246 do { \ | |
247 unsigned int _tmp = INREG(addr); \ | |
248 _tmp &= (mask); \ | |
249 _tmp |= (val); \ | |
250 OUTREG(addr, _tmp); \ | |
251 } while (0) | |
252 | |
4666 | 253 static __inline__ uint32_t INPLL(uint32_t addr) |
254 { | |
255 OUTREG8(CLOCK_CNTL_INDEX, addr & 0x0000001f); | |
256 return (INREG(CLOCK_CNTL_DATA)); | |
257 } | |
258 | |
259 #define OUTPLL(addr,val) OUTREG8(CLOCK_CNTL_INDEX, (addr & 0x0000001f) | 0x00000080); \ | |
260 OUTREG(CLOCK_CNTL_DATA, val) | |
261 #define OUTPLLP(addr,val,mask) \ | |
262 do { \ | |
263 unsigned int _tmp = INPLL(addr); \ | |
264 _tmp &= (mask); \ | |
265 _tmp |= (val); \ | |
266 OUTPLL(addr, _tmp); \ | |
267 } while (0) | |
268 | |
3996 | 269 static uint32_t radeon_vid_get_dbpp( void ) |
270 { | |
271 uint32_t dbpp,retval; | |
272 dbpp = (INREG(CRTC_GEN_CNTL)>>8)& 0xF; | |
273 switch(dbpp) | |
274 { | |
275 case DST_8BPP: retval = 8; break; | |
276 case DST_15BPP: retval = 15; break; | |
277 case DST_16BPP: retval = 16; break; | |
278 case DST_24BPP: retval = 24; break; | |
279 default: retval=32; break; | |
280 } | |
281 return retval; | |
282 } | |
283 | |
284 static int radeon_is_dbl_scan( void ) | |
285 { | |
286 return (INREG(CRTC_GEN_CNTL))&CRTC_DBL_SCAN_EN; | |
287 } | |
288 | |
289 static int radeon_is_interlace( void ) | |
290 { | |
291 return (INREG(CRTC_GEN_CNTL))&CRTC_INTERLACE_EN; | |
292 } | |
293 | |
4666 | 294 static uint32_t radeon_get_xres( void ) |
295 { | |
296 /* FIXME: currently we extract that from CRTC!!!*/ | |
297 uint32_t xres,h_total; | |
298 h_total = INREG(CRTC_H_TOTAL_DISP); | |
299 xres = (h_total >> 16) & 0xffff; | |
300 return (xres + 1)*8; | |
301 } | |
302 | |
303 static uint32_t radeon_get_yres( void ) | |
304 { | |
305 /* FIXME: currently we extract that from CRTC!!!*/ | |
306 uint32_t yres,v_total; | |
307 v_total = INREG(CRTC_V_TOTAL_DISP); | |
308 yres = (v_total >> 16) & 0xffff; | |
309 return yres + 1; | |
310 } | |
311 | |
13594
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
312 /* get flat panel x resolution*/ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
313 static uint32_t radeon_get_fp_xres( void ){ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
314 uint32_t xres=(INREG(FP_HORZ_STRETCH)&0x00fff000)>>16; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
315 xres=(xres+1)*8; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
316 return xres; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
317 } |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
318 |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
319 /* get flat panel y resolution*/ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
320 static uint32_t radeon_get_fp_yres( void ){ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
321 uint32_t yres=(INREG(FP_VERT_STRETCH)&0x00fff000)>>12; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
322 return yres+1; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
323 } |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
324 |
4689 | 325 static void radeon_wait_vsync(void) |
326 { | |
327 int i; | |
328 | |
329 OUTREG(GEN_INT_STATUS, VSYNC_INT_AK); | |
330 for (i = 0; i < 2000000; i++) | |
331 { | |
332 if (INREG(GEN_INT_STATUS) & VSYNC_INT) break; | |
333 } | |
334 } | |
335 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
336 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
337 static void _radeon_engine_idle(void); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
338 static void _radeon_fifo_wait(unsigned); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
339 #define radeon_engine_idle() _radeon_engine_idle() |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
340 #define radeon_fifo_wait(entries) _radeon_fifo_wait(entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
341 /* Flush all dirty data in the Pixel Cache to memory. */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
342 static __inline__ void radeon_engine_flush ( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
343 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
344 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
345 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
346 OUTREGP(PC_NGUI_CTLSTAT, PC_FLUSH_ALL, ~PC_FLUSH_ALL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
347 for (i = 0; i < 2000000; i++) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
348 if (!(INREG(PC_NGUI_CTLSTAT) & PC_BUSY)) break; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
349 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
350 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
351 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
352 /* Reset graphics card to known state. */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
353 static void radeon_engine_reset( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
354 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
355 uint32_t clock_cntl_index; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
356 uint32_t mclk_cntl; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
357 uint32_t gen_reset_cntl; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
358 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
359 radeon_engine_flush(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
360 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
361 clock_cntl_index = INREG(CLOCK_CNTL_INDEX); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
362 mclk_cntl = INPLL(MCLK_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
363 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
364 OUTPLL(MCLK_CNTL, mclk_cntl | FORCE_GCP | FORCE_PIPE3D_CP); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
365 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
366 gen_reset_cntl = INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
367 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
368 OUTREG(GEN_RESET_CNTL, gen_reset_cntl | SOFT_RESET_GUI); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
369 INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
370 OUTREG(GEN_RESET_CNTL, |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
371 gen_reset_cntl & (uint32_t)(~SOFT_RESET_GUI)); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
372 INREG(GEN_RESET_CNTL); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
373 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
374 OUTPLL(MCLK_CNTL, mclk_cntl); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
375 OUTREG(CLOCK_CNTL_INDEX, clock_cntl_index); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
376 OUTREG(GEN_RESET_CNTL, gen_reset_cntl); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
377 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
378 #else |
4689 | 379 |
3996 | 380 static __inline__ void radeon_engine_flush ( void ) |
381 { | |
382 int i; | |
383 | |
384 /* initiate flush */ | |
385 OUTREGP(RB2D_DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL, | |
386 ~RB2D_DC_FLUSH_ALL); | |
387 | |
388 for (i=0; i < 2000000; i++) { | |
389 if (!(INREG(RB2D_DSTCACHE_CTLSTAT) & RB2D_DC_BUSY)) | |
390 break; | |
391 } | |
392 } | |
393 | |
4666 | 394 static void _radeon_engine_idle(void); |
395 static void _radeon_fifo_wait(unsigned); | |
396 #define radeon_engine_idle() _radeon_engine_idle() | |
397 #define radeon_fifo_wait(entries) _radeon_fifo_wait(entries) | |
3996 | 398 |
4666 | 399 static void radeon_engine_reset( void ) |
3996 | 400 { |
4666 | 401 uint32_t clock_cntl_index, mclk_cntl, rbbm_soft_reset; |
402 | |
403 radeon_engine_flush (); | |
404 | |
405 clock_cntl_index = INREG(CLOCK_CNTL_INDEX); | |
406 mclk_cntl = INPLL(MCLK_CNTL); | |
407 | |
408 OUTPLL(MCLK_CNTL, (mclk_cntl | | |
409 FORCEON_MCLKA | | |
410 FORCEON_MCLKB | | |
411 FORCEON_YCLKA | | |
412 FORCEON_YCLKB | | |
413 FORCEON_MC | | |
414 FORCEON_AIC)); | |
415 rbbm_soft_reset = INREG(RBBM_SOFT_RESET); | |
3996 | 416 |
4666 | 417 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset | |
418 SOFT_RESET_CP | | |
419 SOFT_RESET_HI | | |
420 SOFT_RESET_SE | | |
421 SOFT_RESET_RE | | |
422 SOFT_RESET_PP | | |
423 SOFT_RESET_E2 | | |
424 SOFT_RESET_RB | | |
425 SOFT_RESET_HDP); | |
426 INREG(RBBM_SOFT_RESET); | |
427 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset & (uint32_t) | |
428 ~(SOFT_RESET_CP | | |
429 SOFT_RESET_HI | | |
430 SOFT_RESET_SE | | |
431 SOFT_RESET_RE | | |
432 SOFT_RESET_PP | | |
433 SOFT_RESET_E2 | | |
434 SOFT_RESET_RB | | |
435 SOFT_RESET_HDP)); | |
436 INREG(RBBM_SOFT_RESET); | |
437 | |
438 OUTPLL(MCLK_CNTL, mclk_cntl); | |
439 OUTREG(CLOCK_CNTL_INDEX, clock_cntl_index); | |
440 OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset); | |
441 | |
442 return; | |
3996 | 443 } |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
444 #endif |
4666 | 445 static void radeon_engine_restore( void ) |
3996 | 446 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
447 #ifndef RAGE128 |
4666 | 448 int pitch64; |
449 uint32_t xres,yres,bpp; | |
450 radeon_fifo_wait(1); | |
451 xres = radeon_get_xres(); | |
452 yres = radeon_get_yres(); | |
453 bpp = radeon_vid_get_dbpp(); | |
454 /* turn of all automatic flushing - we'll do it all */ | |
455 OUTREG(RB2D_DSTCACHE_MODE, 0); | |
456 | |
457 pitch64 = ((xres * (bpp / 8) + 0x3f)) >> 6; | |
458 | |
459 radeon_fifo_wait(1); | |
460 OUTREG(DEFAULT_OFFSET, (INREG(DEFAULT_OFFSET) & 0xC0000000) | | |
461 (pitch64 << 22)); | |
462 | |
463 radeon_fifo_wait(1); | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
464 #if defined(WORDS_BIGENDIAN) |
9044 | 465 #ifdef RADEON |
466 OUTREGP(DP_DATATYPE, HOST_BIG_ENDIAN_EN, ~HOST_BIG_ENDIAN_EN); | |
467 #endif | |
4666 | 468 #else |
469 OUTREGP(DP_DATATYPE, 0, ~HOST_BIG_ENDIAN_EN); | |
470 #endif | |
471 | |
472 radeon_fifo_wait(1); | |
473 OUTREG(DEFAULT_SC_BOTTOM_RIGHT, (DEFAULT_SC_RIGHT_MAX | |
474 | DEFAULT_SC_BOTTOM_MAX)); | |
475 radeon_fifo_wait(1); | |
476 OUTREG(DP_GUI_MASTER_CNTL, (INREG(DP_GUI_MASTER_CNTL) | |
477 | GMC_BRUSH_SOLID_COLOR | |
478 | GMC_SRC_DATATYPE_COLOR)); | |
3996 | 479 |
4666 | 480 radeon_fifo_wait(7); |
481 OUTREG(DST_LINE_START, 0); | |
482 OUTREG(DST_LINE_END, 0); | |
483 OUTREG(DP_BRUSH_FRGD_CLR, 0xffffffff); | |
484 OUTREG(DP_BRUSH_BKGD_CLR, 0x00000000); | |
485 OUTREG(DP_SRC_FRGD_CLR, 0xffffffff); | |
486 OUTREG(DP_SRC_BKGD_CLR, 0x00000000); | |
487 OUTREG(DP_WRITE_MASK, 0xffffffff); | |
488 | |
489 radeon_engine_idle(); | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
490 #endif |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
491 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
492 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
493 static void _radeon_fifo_wait (unsigned entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
494 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
495 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
496 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
497 for(;;) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
498 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
499 for (i=0; i<2000000; i++) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
500 if ((INREG(GUI_STAT) & GUI_FIFOCNT_MASK) >= entries) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
501 return; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
502 radeon_engine_reset(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
503 radeon_engine_restore(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
504 } |
4666 | 505 } |
506 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
507 static void _radeon_engine_idle ( void ) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
508 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
509 unsigned i; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
510 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
511 /* ensure FIFO is empty before waiting for idle */ |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
512 radeon_fifo_wait (64); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
513 for(;;) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
514 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
515 for (i=0; i<2000000; i++) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
516 if ((INREG(GUI_STAT) & GUI_ACTIVE) == 0) { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
517 radeon_engine_flush (); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
518 return; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
519 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
520 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
521 radeon_engine_reset(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
522 radeon_engine_restore(); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
523 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
524 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
525 #else |
4666 | 526 static void _radeon_fifo_wait (unsigned entries) |
527 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
528 unsigned i; |
3996 | 529 |
4666 | 530 for(;;) |
531 { | |
532 for (i=0; i<2000000; i++) | |
533 if ((INREG(RBBM_STATUS) & RBBM_FIFOCNT_MASK) >= entries) | |
534 return; | |
535 radeon_engine_reset(); | |
536 radeon_engine_restore(); | |
537 } | |
538 } | |
539 static void _radeon_engine_idle ( void ) | |
540 { | |
541 int i; | |
542 | |
543 /* ensure FIFO is empty before waiting for idle */ | |
544 radeon_fifo_wait (64); | |
545 for(;;) | |
546 { | |
3996 | 547 for (i=0; i<2000000; i++) { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
548 if (((INREG(RBBM_STATUS) & RBBM_ACTIVE)) == 0) { |
3996 | 549 radeon_engine_flush (); |
550 return; | |
551 } | |
552 } | |
4666 | 553 radeon_engine_reset(); |
554 radeon_engine_restore(); | |
555 } | |
3996 | 556 } |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
557 #endif |
3996 | 558 |
559 #ifndef RAGE128 | |
560 /* Reference color space transform data */ | |
561 typedef struct tagREF_TRANSFORM | |
562 { | |
563 float RefLuma; | |
564 float RefRCb; | |
565 float RefRCr; | |
566 float RefGCb; | |
567 float RefGCr; | |
568 float RefBCb; | |
569 float RefBCr; | |
570 } REF_TRANSFORM; | |
571 | |
572 /* Parameters for ITU-R BT.601 and ITU-R BT.709 colour spaces */ | |
573 REF_TRANSFORM trans[2] = | |
574 { | |
575 {1.1678, 0.0, 1.6007, -0.3929, -0.8154, 2.0232, 0.0}, /* BT.601 */ | |
576 {1.1678, 0.0, 1.7980, -0.2139, -0.5345, 2.1186, 0.0} /* BT.709 */ | |
577 }; | |
578 /**************************************************************************** | |
579 * SetTransform * | |
580 * Function: Calculates and sets color space transform from supplied * | |
581 * reference transform, gamma, brightness, contrast, hue and * | |
582 * saturation. * | |
583 * Inputs: bright - brightness * | |
584 * cont - contrast * | |
585 * sat - saturation * | |
586 * hue - hue * | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
587 * red_intensity - intense of red component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
588 * green_intensity - intense of green component * |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
589 * blue_intensity - intense of blue component * |
3996 | 590 * ref - index to the table of refernce transforms * |
591 * Outputs: NONE * | |
592 ****************************************************************************/ | |
593 | |
594 static void radeon_set_transform(float bright, float cont, float sat, | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
595 float hue, float red_intensity, |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
596 float green_intensity,float blue_intensity, |
4284 | 597 unsigned ref) |
3996 | 598 { |
599 float OvHueSin, OvHueCos; | |
600 float CAdjLuma, CAdjOff; | |
4284 | 601 float RedAdj,GreenAdj,BlueAdj; |
3996 | 602 float CAdjRCb, CAdjRCr; |
603 float CAdjGCb, CAdjGCr; | |
604 float CAdjBCb, CAdjBCr; | |
605 float OvLuma, OvROff, OvGOff, OvBOff; | |
606 float OvRCb, OvRCr; | |
607 float OvGCb, OvGCr; | |
608 float OvBCb, OvBCr; | |
609 float Loff = 64.0; | |
610 float Coff = 512.0f; | |
611 | |
612 uint32_t dwOvLuma, dwOvROff, dwOvGOff, dwOvBOff; | |
613 uint32_t dwOvRCb, dwOvRCr; | |
614 uint32_t dwOvGCb, dwOvGCr; | |
615 uint32_t dwOvBCb, dwOvBCr; | |
616 | |
617 if (ref >= 2) return; | |
618 | |
619 OvHueSin = sin((double)hue); | |
620 OvHueCos = cos((double)hue); | |
621 | |
622 CAdjLuma = cont * trans[ref].RefLuma; | |
623 CAdjOff = cont * trans[ref].RefLuma * bright * 1023.0; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
624 RedAdj = cont * trans[ref].RefLuma * red_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
625 GreenAdj = cont * trans[ref].RefLuma * green_intensity * 1023.0; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
626 BlueAdj = cont * trans[ref].RefLuma * blue_intensity * 1023.0; |
3996 | 627 |
628 CAdjRCb = sat * -OvHueSin * trans[ref].RefRCr; | |
629 CAdjRCr = sat * OvHueCos * trans[ref].RefRCr; | |
630 CAdjGCb = sat * (OvHueCos * trans[ref].RefGCb - OvHueSin * trans[ref].RefGCr); | |
631 CAdjGCr = sat * (OvHueSin * trans[ref].RefGCb + OvHueCos * trans[ref].RefGCr); | |
632 CAdjBCb = sat * OvHueCos * trans[ref].RefBCb; | |
633 CAdjBCr = sat * OvHueSin * trans[ref].RefBCb; | |
634 | |
635 #if 0 /* default constants */ | |
636 CAdjLuma = 1.16455078125; | |
637 | |
638 CAdjRCb = 0.0; | |
639 CAdjRCr = 1.59619140625; | |
640 CAdjGCb = -0.39111328125; | |
641 CAdjGCr = -0.8125; | |
642 CAdjBCb = 2.01708984375; | |
643 CAdjBCr = 0; | |
644 #endif | |
645 OvLuma = CAdjLuma; | |
646 OvRCb = CAdjRCb; | |
647 OvRCr = CAdjRCr; | |
648 OvGCb = CAdjGCb; | |
649 OvGCr = CAdjGCr; | |
650 OvBCb = CAdjBCb; | |
651 OvBCr = CAdjBCr; | |
4284 | 652 OvROff = RedAdj + CAdjOff - |
3996 | 653 OvLuma * Loff - (OvRCb + OvRCr) * Coff; |
4284 | 654 OvGOff = GreenAdj + CAdjOff - |
3996 | 655 OvLuma * Loff - (OvGCb + OvGCr) * Coff; |
4284 | 656 OvBOff = BlueAdj + CAdjOff - |
3996 | 657 OvLuma * Loff - (OvBCb + OvBCr) * Coff; |
658 #if 0 /* default constants */ | |
659 OvROff = -888.5; | |
660 OvGOff = 545; | |
661 OvBOff = -1104; | |
662 #endif | |
663 | |
664 dwOvROff = ((int)(OvROff * 2.0)) & 0x1fff; | |
665 dwOvGOff = (int)(OvGOff * 2.0) & 0x1fff; | |
666 dwOvBOff = (int)(OvBOff * 2.0) & 0x1fff; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
667 /* Whatever docs say about R200 having 3.8 format instead of 3.11 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
668 as in Radeon is a lie */ |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
669 #if 0 |
8855 | 670 if(RadeonFamily == 100) |
3996 | 671 { |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
672 #endif |
3996 | 673 dwOvLuma =(((int)(OvLuma * 2048.0))&0x7fff)<<17; |
674 dwOvRCb = (((int)(OvRCb * 2048.0))&0x7fff)<<1; | |
675 dwOvRCr = (((int)(OvRCr * 2048.0))&0x7fff)<<17; | |
676 dwOvGCb = (((int)(OvGCb * 2048.0))&0x7fff)<<1; | |
677 dwOvGCr = (((int)(OvGCr * 2048.0))&0x7fff)<<17; | |
678 dwOvBCb = (((int)(OvBCb * 2048.0))&0x7fff)<<1; | |
679 dwOvBCr = (((int)(OvBCr * 2048.0))&0x7fff)<<17; | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
680 #if 0 |
3996 | 681 } |
682 else | |
683 { | |
684 dwOvLuma = (((int)(OvLuma * 256.0))&0x7ff)<<20; | |
685 dwOvRCb = (((int)(OvRCb * 256.0))&0x7ff)<<4; | |
686 dwOvRCr = (((int)(OvRCr * 256.0))&0x7ff)<<20; | |
687 dwOvGCb = (((int)(OvGCb * 256.0))&0x7ff)<<4; | |
688 dwOvGCr = (((int)(OvGCr * 256.0))&0x7ff)<<20; | |
689 dwOvBCb = (((int)(OvBCb * 256.0))&0x7ff)<<4; | |
690 dwOvBCr = (((int)(OvBCr * 256.0))&0x7ff)<<20; | |
691 } | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
692 #endif |
3996 | 693 OUTREG(OV0_LIN_TRANS_A, dwOvRCb | dwOvLuma); |
694 OUTREG(OV0_LIN_TRANS_B, dwOvROff | dwOvRCr); | |
695 OUTREG(OV0_LIN_TRANS_C, dwOvGCb | dwOvLuma); | |
696 OUTREG(OV0_LIN_TRANS_D, dwOvGOff | dwOvGCr); | |
697 OUTREG(OV0_LIN_TRANS_E, dwOvBCb | dwOvLuma); | |
698 OUTREG(OV0_LIN_TRANS_F, dwOvBOff | dwOvBCr); | |
699 } | |
700 | |
701 /* Gamma curve definition */ | |
702 typedef struct | |
703 { | |
704 unsigned int gammaReg; | |
705 unsigned int gammaSlope; | |
706 unsigned int gammaOffset; | |
707 }GAMMA_SETTINGS; | |
708 | |
709 /* Recommended gamma curve parameters */ | |
710 GAMMA_SETTINGS r200_def_gamma[18] = | |
711 { | |
712 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
713 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
714 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
715 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
716 {OV0_GAMMA_80_BF, 0x100, 0x0100}, | |
717 {OV0_GAMMA_C0_FF, 0x100, 0x0100}, | |
718 {OV0_GAMMA_100_13F, 0x100, 0x0200}, | |
719 {OV0_GAMMA_140_17F, 0x100, 0x0200}, | |
720 {OV0_GAMMA_180_1BF, 0x100, 0x0300}, | |
721 {OV0_GAMMA_1C0_1FF, 0x100, 0x0300}, | |
722 {OV0_GAMMA_200_23F, 0x100, 0x0400}, | |
723 {OV0_GAMMA_240_27F, 0x100, 0x0400}, | |
724 {OV0_GAMMA_280_2BF, 0x100, 0x0500}, | |
725 {OV0_GAMMA_2C0_2FF, 0x100, 0x0500}, | |
726 {OV0_GAMMA_300_33F, 0x100, 0x0600}, | |
727 {OV0_GAMMA_340_37F, 0x100, 0x0600}, | |
728 {OV0_GAMMA_380_3BF, 0x100, 0x0700}, | |
729 {OV0_GAMMA_3C0_3FF, 0x100, 0x0700} | |
730 }; | |
731 | |
732 GAMMA_SETTINGS r100_def_gamma[6] = | |
733 { | |
734 {OV0_GAMMA_0_F, 0x100, 0x0000}, | |
735 {OV0_GAMMA_10_1F, 0x100, 0x0020}, | |
736 {OV0_GAMMA_20_3F, 0x100, 0x0040}, | |
737 {OV0_GAMMA_40_7F, 0x100, 0x0080}, | |
738 {OV0_GAMMA_380_3BF, 0x100, 0x0100}, | |
739 {OV0_GAMMA_3C0_3FF, 0x100, 0x0100} | |
740 }; | |
741 | |
742 static void make_default_gamma_correction( void ) | |
743 { | |
744 size_t i; | |
8855 | 745 if(RadeonFamily == 100) { |
3996 | 746 OUTREG(OV0_LIN_TRANS_A, 0x12A00000); |
747 OUTREG(OV0_LIN_TRANS_B, 0x199018FE); | |
748 OUTREG(OV0_LIN_TRANS_C, 0x12A0F9B0); | |
749 OUTREG(OV0_LIN_TRANS_D, 0xF2F0043B); | |
750 OUTREG(OV0_LIN_TRANS_E, 0x12A02050); | |
751 OUTREG(OV0_LIN_TRANS_F, 0x0000174E); | |
752 for(i=0; i<6; i++){ | |
753 OUTREG(r100_def_gamma[i].gammaReg, | |
754 (r100_def_gamma[i].gammaSlope<<16) | | |
755 r100_def_gamma[i].gammaOffset); | |
756 } | |
757 } | |
758 else{ | |
759 OUTREG(OV0_LIN_TRANS_A, 0x12a00000); | |
760 OUTREG(OV0_LIN_TRANS_B, 0x1990190e); | |
761 OUTREG(OV0_LIN_TRANS_C, 0x12a0f9c0); | |
762 OUTREG(OV0_LIN_TRANS_D, 0xf3000442); | |
763 OUTREG(OV0_LIN_TRANS_E, 0x12a02040); | |
764 OUTREG(OV0_LIN_TRANS_F, 0x175f); | |
765 | |
766 /* Default Gamma, | |
767 Of 18 segments for gamma cure, all segments in R200 are programmable, | |
768 while only lower 4 and upper 2 segments are programmable in Radeon*/ | |
769 for(i=0; i<18; i++){ | |
770 OUTREG(r200_def_gamma[i].gammaReg, | |
771 (r200_def_gamma[i].gammaSlope<<16) | | |
772 r200_def_gamma[i].gammaOffset); | |
773 } | |
774 } | |
775 } | |
776 #endif | |
777 | |
778 static void radeon_vid_make_default(void) | |
779 { | |
780 #ifdef RAGE128 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
781 OUTREG(OV0_COLOUR_CNTL,0x00101000UL); /* Default brightness and saturation for Rage128 */ |
3996 | 782 #else |
783 make_default_gamma_correction(); | |
784 #endif | |
785 besr.deinterlace_pattern = 0x900AAAAA; | |
786 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
787 besr.deinterlace_on=1; | |
788 besr.double_buff=1; | |
4869 | 789 besr.ckey_on=0; |
790 besr.graphics_key_msk=0; | |
791 besr.graphics_key_clr=0; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
792 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_TRUE|CMP_MIX_AND; |
3996 | 793 } |
794 | |
795 | |
796 unsigned vixGetVersion( void ) { return VIDIX_VERSION; } | |
797 | |
4107 | 798 static unsigned short ati_card_ids[] = |
3996 | 799 { |
800 #ifdef RAGE128 | |
801 /* | |
802 This driver should be compatible with Rage128 (pro) chips. | |
803 (include adaptive deinterlacing!!!). | |
804 Moreover: the same logic can be used with Mach64 chips. | |
805 (I mean: mach64xx, 3d rage, 3d rage IIc, 3D rage pro, 3d rage mobility). | |
806 but they are incompatible by i/o ports. So if enthusiasts will want | |
807 then they can redefine OUTREG and INREG macros and redefine OV0_* | |
808 constants. Also it seems that mach64 chips supports only: YUY2, YV12, UYVY | |
809 fourccs (422 and 420 formats only). | |
810 */ | |
811 /* Rage128 Pro GL */ | |
4107 | 812 DEVICE_ATI_RAGE_128_PA_PRO, |
813 DEVICE_ATI_RAGE_128_PB_PRO, | |
814 DEVICE_ATI_RAGE_128_PC_PRO, | |
815 DEVICE_ATI_RAGE_128_PD_PRO, | |
816 DEVICE_ATI_RAGE_128_PE_PRO, | |
817 DEVICE_ATI_RAGE_128_PF_PRO, | |
3996 | 818 /* Rage128 Pro VR */ |
4107 | 819 DEVICE_ATI_RAGE_128_PG_PRO, |
820 DEVICE_ATI_RAGE_128_PH_PRO, | |
821 DEVICE_ATI_RAGE_128_PI_PRO, | |
822 DEVICE_ATI_RAGE_128_PJ_PRO, | |
823 DEVICE_ATI_RAGE_128_PK_PRO, | |
824 DEVICE_ATI_RAGE_128_PL_PRO, | |
825 DEVICE_ATI_RAGE_128_PM_PRO, | |
826 DEVICE_ATI_RAGE_128_PN_PRO, | |
827 DEVICE_ATI_RAGE_128_PO_PRO, | |
828 DEVICE_ATI_RAGE_128_PP_PRO, | |
829 DEVICE_ATI_RAGE_128_PQ_PRO, | |
830 DEVICE_ATI_RAGE_128_PR_PRO, | |
831 DEVICE_ATI_RAGE_128_PS_PRO, | |
832 DEVICE_ATI_RAGE_128_PT_PRO, | |
833 DEVICE_ATI_RAGE_128_PU_PRO, | |
834 DEVICE_ATI_RAGE_128_PV_PRO, | |
835 DEVICE_ATI_RAGE_128_PW_PRO, | |
836 DEVICE_ATI_RAGE_128_PX_PRO, | |
3996 | 837 /* Rage128 GL */ |
4107 | 838 DEVICE_ATI_RAGE_128_RE_SG, |
839 DEVICE_ATI_RAGE_128_RF_SG, | |
840 DEVICE_ATI_RAGE_128_RG, | |
841 DEVICE_ATI_RAGE_128_RK_VR, | |
842 DEVICE_ATI_RAGE_128_RL_VR, | |
843 DEVICE_ATI_RAGE_128_SE_4X, | |
844 DEVICE_ATI_RAGE_128_SF_4X, | |
845 DEVICE_ATI_RAGE_128_SG_4X, | |
8854 | 846 DEVICE_ATI_RAGE_128_SH, |
4107 | 847 DEVICE_ATI_RAGE_128_SK_4X, |
848 DEVICE_ATI_RAGE_128_SL_4X, | |
849 DEVICE_ATI_RAGE_128_SM_4X, | |
8854 | 850 DEVICE_ATI_RAGE_128_4X, |
4107 | 851 DEVICE_ATI_RAGE_128_PRO, |
852 DEVICE_ATI_RAGE_128_PRO2, | |
5165
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
853 DEVICE_ATI_RAGE_128_PRO3, |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
854 /* these seem to be based on rage 128 instead of mach64 */ |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
855 DEVICE_ATI_RAGE_MOBILITY_M3, |
51fcb1e5c96e
rage mobility m3 is rage128 based and not mach64 ...
michael
parents:
5044
diff
changeset
|
856 DEVICE_ATI_RAGE_MOBILITY_M32 |
3996 | 857 #else |
858 /* Radeons (indeed: Rage 256 Pro ;) */ | |
8855 | 859 DEVICE_ATI_RADEON_R100_QD, |
860 DEVICE_ATI_RADEON_R100_QE, | |
861 DEVICE_ATI_RADEON_R100_QF, | |
862 DEVICE_ATI_RADEON_R100_QG, | |
863 DEVICE_ATI_RADEON_VE_QY, | |
864 DEVICE_ATI_RADEON_VE_QZ, | |
8854 | 865 DEVICE_ATI_RADEON_MOBILITY_M7, |
866 DEVICE_ATI_RADEON_MOBILITY_M72, | |
4107 | 867 DEVICE_ATI_RADEON_MOBILITY_M6, |
868 DEVICE_ATI_RADEON_MOBILITY_M62, | |
10332 | 869 DEVICE_ATI_RADEON_MOBILITY_U1, |
8855 | 870 DEVICE_ATI_RADEON_R200_BB, |
871 DEVICE_ATI_RADEON_R200_QH, | |
872 DEVICE_ATI_RADEON_R200_QI, | |
873 DEVICE_ATI_RADEON_R200_QJ, | |
874 DEVICE_ATI_RADEON_R200_QK, | |
8854 | 875 DEVICE_ATI_RADEON_R200_QL, |
14195
1061d4dea7b7
Radeon R200 QM (Radeon 9100) support patch by Simone <beniamino.scanzoni at fastwebnet.it>
faust3
parents:
13594
diff
changeset
|
876 DEVICE_ATI_RADEON_R200_QM, |
8855 | 877 DEVICE_ATI_RADEON_R200_QH2, |
878 DEVICE_ATI_RADEON_R200_QI2, | |
879 DEVICE_ATI_RADEON_R200_QJ2, | |
880 DEVICE_ATI_RADEON_R200_QK2, | |
8854 | 881 DEVICE_ATI_RADEON_RV200_QW, |
8855 | 882 DEVICE_ATI_RADEON_RV200_QX, |
883 DEVICE_ATI_RADEON_R250_ID, | |
884 DEVICE_ATI_RADEON_R250_IE, | |
885 DEVICE_ATI_RADEON_R250_IF, | |
886 DEVICE_ATI_RADEON_R250_IG, | |
887 DEVICE_ATI_RADEON_R250_LD, | |
888 DEVICE_ATI_RADEON_R250_LE, | |
889 DEVICE_ATI_RADEON_R250_LF, | |
890 DEVICE_ATI_RADEON_R250_LG, | |
12070
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
891 DEVICE_ATI_RV250_5C61_RADEON, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
892 DEVICE_ATI_RV250_5C63_RADEON, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
893 DEVICE_ATI_RV280_RADEON_9200, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
894 DEVICE_ATI_RV280_RADEON_92002, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
895 DEVICE_ATI_RV280_RADEON_92003, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
896 DEVICE_ATI_RV280_RADEON_92004, |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
897 DEVICE_ATI_RV280_RADEON_92005, |
8855 | 898 DEVICE_ATI_RADEON_R300_ND, |
899 DEVICE_ATI_RADEON_R300_NE, | |
900 DEVICE_ATI_RADEON_R300_NF, | |
11371
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
901 DEVICE_ATI_RADEON_R300_NG, |
12361
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
902 DEVICE_ATI_RADEON_R300_AE, |
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
903 DEVICE_ATI_RADEON_R300_AF, |
11658
73203cca1884
Makes radeon_vid work with the Radeon 9600 Pro card.
wight
parents:
11371
diff
changeset
|
904 DEVICE_ATI_RADEON_RV350_AP, |
12361
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
905 DEVICE_ATI_RADEON_RV350_AR, |
12454
83a18b230e8c
Add support for a few more Radeons, patch by Nyk Tarr.
diego
parents:
12361
diff
changeset
|
906 DEVICE_ATI_RADEON_R350_AH, |
83a18b230e8c
Add support for a few more Radeons, patch by Nyk Tarr.
diego
parents:
12361
diff
changeset
|
907 DEVICE_ATI_RADEON_R350_AI, |
12060 | 908 DEVICE_ATI_RADEON_R350_NH, |
12459 | 909 DEVICE_ATI_RADEON_R360_NJ, |
12060 | 910 DEVICE_ATI_RV350_MOBILITY_RADEON, |
911 DEVICE_ATI_RV350_MOBILITY_RADEON2 | |
3996 | 912 #endif |
913 }; | |
914 | |
915 static int find_chip(unsigned chip_id) | |
916 { | |
917 unsigned i; | |
4107 | 918 for(i = 0;i < sizeof(ati_card_ids)/sizeof(unsigned short);i++) |
3996 | 919 { |
4107 | 920 if(chip_id == ati_card_ids[i]) return i; |
3996 | 921 } |
922 return -1; | |
923 } | |
924 | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
925 static pciinfo_t pci_info; |
3996 | 926 static int probed=0; |
927 | |
928 vidix_capability_t def_cap = | |
929 { | |
930 #ifdef RAGE128 | |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
931 "BES driver for Rage128 cards", |
3996 | 932 #else |
8564
e1329263197b
fixed a 10l, some cosmetics, and initial ppc (bigendian) support
alex
parents:
8562
diff
changeset
|
933 "BES driver for Radeon cards", |
3996 | 934 #endif |
4327 | 935 "Nick Kurshev", |
3996 | 936 TYPE_OUTPUT | TYPE_FX, |
4191 | 937 { 0, 0, 0, 0 }, |
4282 | 938 2048, |
939 2048, | |
3996 | 940 4, |
941 4, | |
942 -1, | |
4264 | 943 FLAG_UPSCALER | FLAG_DOWNSCALER | FLAG_EQUALIZER, |
4134 | 944 VENDOR_ATI, |
3996 | 945 0, |
946 { 0, 0, 0, 0} | |
947 }; | |
948 | |
12286 | 949 #ifdef HAVE_X11 |
950 void probe_fireGL_driver() { | |
951 Display *dp = XOpenDisplay ((void*)0); | |
952 int n = 0; | |
12466
b5e7d2464c00
segfault fix by Jarrod Johnson <jbj-zl@ura.dnsalias.org>
diego
parents:
12459
diff
changeset
|
953 char **extlist; |
b5e7d2464c00
segfault fix by Jarrod Johnson <jbj-zl@ura.dnsalias.org>
diego
parents:
12459
diff
changeset
|
954 if (dp==NULL) { |
b5e7d2464c00
segfault fix by Jarrod Johnson <jbj-zl@ura.dnsalias.org>
diego
parents:
12459
diff
changeset
|
955 return; |
b5e7d2464c00
segfault fix by Jarrod Johnson <jbj-zl@ura.dnsalias.org>
diego
parents:
12459
diff
changeset
|
956 } |
b5e7d2464c00
segfault fix by Jarrod Johnson <jbj-zl@ura.dnsalias.org>
diego
parents:
12459
diff
changeset
|
957 extlist = XListExtensions (dp, &n); |
12286 | 958 XCloseDisplay (dp); |
959 if (extlist) { | |
960 int i; | |
961 int ext_fgl = 0, ext_fglrx = 0; | |
962 for (i = 0; i < n; i++) { | |
963 if (!strcmp(extlist[i], "ATIFGLEXTENSION")) ext_fgl = 1; | |
964 if (!strcmp(extlist[i], "ATIFGLRXDRI")) ext_fglrx = 1; | |
965 } | |
966 if (ext_fgl) { | |
967 printf(RADEON_MSG" ATI FireGl driver detected"); | |
968 firegl_shift = 0x500000; | |
969 if (!ext_fglrx) { | |
970 printf(", but DRI seems not to be activated\n"); | |
971 printf(RADEON_MSG" Output may not work correctly, check your DRI configuration!"); | |
972 } | |
973 printf("\n"); | |
974 } | |
975 } | |
976 } | |
977 #endif | |
3996 | 978 |
4191 | 979 int vixProbe( int verbose,int force ) |
3996 | 980 { |
981 pciinfo_t lst[MAX_PCI_DEVICES]; | |
982 unsigned i,num_pci; | |
983 int err; | |
4030 | 984 __verbose = verbose; |
3996 | 985 err = pci_scan(lst,&num_pci); |
986 if(err) | |
987 { | |
11678
972d1998bde9
occured --> occurred typo patch by Clinton Roy <croy@dstc.edu.au>
diego
parents:
11658
diff
changeset
|
988 printf(RADEON_MSG" Error occurred during pci scan: %s\n",strerror(err)); |
3996 | 989 return err; |
990 } | |
991 else | |
992 { | |
993 err = ENXIO; | |
994 for(i=0;i<num_pci;i++) | |
995 { | |
4107 | 996 if(lst[i].vendor == VENDOR_ATI) |
3996 | 997 { |
998 int idx; | |
4191 | 999 const char *dname; |
3996 | 1000 idx = find_chip(lst[i].device); |
4191 | 1001 if(idx == -1 && force == PROBE_NORMAL) continue; |
1002 dname = pci_device_name(VENDOR_ATI,lst[i].device); | |
1003 dname = dname ? dname : "Unknown chip"; | |
1004 printf(RADEON_MSG" Found chip: %s\n",dname); | |
9767
f6d2772efca3
Ignore disabled cards. (Jon Burgess <jburgess@uklinux.net>)
ranma
parents:
9544
diff
changeset
|
1005 if ((lst[i].command & PCI_COMMAND_IO) == 0) |
f6d2772efca3
Ignore disabled cards. (Jon Burgess <jburgess@uklinux.net>)
ranma
parents:
9544
diff
changeset
|
1006 { |
f6d2772efca3
Ignore disabled cards. (Jon Burgess <jburgess@uklinux.net>)
ranma
parents:
9544
diff
changeset
|
1007 printf("[radeon] Device is disabled, ignoring\n"); |
f6d2772efca3
Ignore disabled cards. (Jon Burgess <jburgess@uklinux.net>)
ranma
parents:
9544
diff
changeset
|
1008 continue; |
f6d2772efca3
Ignore disabled cards. (Jon Burgess <jburgess@uklinux.net>)
ranma
parents:
9544
diff
changeset
|
1009 } |
3996 | 1010 #ifndef RAGE128 |
4191 | 1011 if(idx != -1) |
12286 | 1012 #ifdef HAVE_X11 |
1013 probe_fireGL_driver(); | |
1014 #endif | |
8855 | 1015 { |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1016 switch(ati_card_ids[idx]) { |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1017 /* Original radeon */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1018 case DEVICE_ATI_RADEON_R100_QD: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1019 case DEVICE_ATI_RADEON_R100_QE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1020 case DEVICE_ATI_RADEON_R100_QF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1021 case DEVICE_ATI_RADEON_R100_QG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1022 RadeonFamily = 100; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1023 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1024 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1025 /* Radeon VE / Radeon Mobility */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1026 case DEVICE_ATI_RADEON_VE_QY: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1027 case DEVICE_ATI_RADEON_VE_QZ: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1028 case DEVICE_ATI_RADEON_MOBILITY_M6: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1029 case DEVICE_ATI_RADEON_MOBILITY_M62: |
10332 | 1030 case DEVICE_ATI_RADEON_MOBILITY_U1: |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1031 RadeonFamily = 120; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1032 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1033 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1034 /* Radeon 7500 / Radeon Mobility 7500 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1035 case DEVICE_ATI_RADEON_RV200_QW: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1036 case DEVICE_ATI_RADEON_RV200_QX: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1037 case DEVICE_ATI_RADEON_MOBILITY_M7: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1038 case DEVICE_ATI_RADEON_MOBILITY_M72: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1039 RadeonFamily = 150; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1040 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1041 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1042 /* Radeon 8500 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1043 case DEVICE_ATI_RADEON_R200_BB: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1044 case DEVICE_ATI_RADEON_R200_QH: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1045 case DEVICE_ATI_RADEON_R200_QI: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1046 case DEVICE_ATI_RADEON_R200_QJ: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1047 case DEVICE_ATI_RADEON_R200_QK: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1048 case DEVICE_ATI_RADEON_R200_QL: |
14195
1061d4dea7b7
Radeon R200 QM (Radeon 9100) support patch by Simone <beniamino.scanzoni at fastwebnet.it>
faust3
parents:
13594
diff
changeset
|
1049 case DEVICE_ATI_RADEON_R200_QM: |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1050 case DEVICE_ATI_RADEON_R200_QH2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1051 case DEVICE_ATI_RADEON_R200_QI2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1052 case DEVICE_ATI_RADEON_R200_QJ2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1053 case DEVICE_ATI_RADEON_R200_QK2: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1054 RadeonFamily = 200; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1055 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1056 |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1057 /* Radeon 9000 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1058 case DEVICE_ATI_RADEON_R250_ID: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1059 case DEVICE_ATI_RADEON_R250_IE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1060 case DEVICE_ATI_RADEON_R250_IF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1061 case DEVICE_ATI_RADEON_R250_IG: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1062 case DEVICE_ATI_RADEON_R250_LD: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1063 case DEVICE_ATI_RADEON_R250_LE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1064 case DEVICE_ATI_RADEON_R250_LF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1065 case DEVICE_ATI_RADEON_R250_LG: |
12070
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1066 case DEVICE_ATI_RV250_5C61_RADEON: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1067 case DEVICE_ATI_RV250_5C63_RADEON: |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1068 RadeonFamily = 250; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1069 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1070 |
12070
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1071 /* Radeon 9200 */ |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1072 case DEVICE_ATI_RV280_RADEON_9200: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1073 case DEVICE_ATI_RV280_RADEON_92002: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1074 case DEVICE_ATI_RV280_RADEON_92003: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1075 case DEVICE_ATI_RV280_RADEON_92004: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1076 case DEVICE_ATI_RV280_RADEON_92005: |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1077 RadeonFamily = 280; |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1078 break; |
070fc453a20b
support for Radeon 9200 based video boards patch by Benjamin Zores <ben at tutuxclan.org>
faust3
parents:
12060
diff
changeset
|
1079 |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1080 /* Radeon 9700 */ |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1081 case DEVICE_ATI_RADEON_R300_ND: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1082 case DEVICE_ATI_RADEON_R300_NE: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1083 case DEVICE_ATI_RADEON_R300_NF: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1084 case DEVICE_ATI_RADEON_R300_NG: |
12361
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
1085 case DEVICE_ATI_RADEON_R300_AE: |
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
1086 case DEVICE_ATI_RADEON_R300_AF: |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1087 RadeonFamily = 300; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1088 break; |
11371
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
1089 |
11658
73203cca1884
Makes radeon_vid work with the Radeon 9600 Pro card.
wight
parents:
11371
diff
changeset
|
1090 /* Radeon 9600/9800 */ |
73203cca1884
Makes radeon_vid work with the Radeon 9600 Pro card.
wight
parents:
11371
diff
changeset
|
1091 case DEVICE_ATI_RADEON_RV350_AP: |
12361
a84160d660af
support for a few more radeons patch by Reza Jelveh <reza.jelveh at tu-harburg.de>
faust3
parents:
12286
diff
changeset
|
1092 case DEVICE_ATI_RADEON_RV350_AR: |
11371
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
1093 case DEVICE_ATI_RADEON_R350_NH: |
12454
83a18b230e8c
Add support for a few more Radeons, patch by Nyk Tarr.
diego
parents:
12361
diff
changeset
|
1094 case DEVICE_ATI_RADEON_R350_AH: |
83a18b230e8c
Add support for a few more Radeons, patch by Nyk Tarr.
diego
parents:
12361
diff
changeset
|
1095 case DEVICE_ATI_RADEON_R350_AI: |
12459 | 1096 case DEVICE_ATI_RADEON_R360_NJ: |
12060 | 1097 case DEVICE_ATI_RV350_MOBILITY_RADEON: |
1098 case DEVICE_ATI_RV350_MOBILITY_RADEON2: | |
11371
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
1099 RadeonFamily = 350; |
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
1100 break; |
9cd1546f26ea
patch by Vladimir Mosgalin <mosgalin@VM10124.spb.edu>
attila
parents:
10332
diff
changeset
|
1101 |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1102 default: |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1103 break; |
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1104 } |
8855 | 1105 } |
3996 | 1106 #endif |
4193 | 1107 if(force > PROBE_NORMAL) |
1108 { | |
1109 printf(RADEON_MSG" Driver was forced. Was found %sknown chip\n",idx == -1 ? "un" : ""); | |
1110 if(idx == -1) | |
1111 #ifdef RAGE128 | |
4373 | 1112 printf(RADEON_MSG" Assuming it as Rage128\n"); |
4193 | 1113 #else |
4373 | 1114 printf(RADEON_MSG" Assuming it as Radeon1\n"); |
4193 | 1115 #endif |
1116 } | |
4191 | 1117 def_cap.device_id = lst[i].device; |
3996 | 1118 err = 0; |
1119 memcpy(&pci_info,&lst[i],sizeof(pciinfo_t)); | |
1120 probed=1; | |
1121 break; | |
1122 } | |
1123 } | |
1124 } | |
1125 if(err && verbose) printf(RADEON_MSG" Can't find chip\n"); | |
1126 return err; | |
1127 } | |
1128 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1129 static void radeon_vid_dump_regs( void ); /* forward declaration */ |
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1130 |
3996 | 1131 int vixInit( void ) |
1132 { | |
4477 | 1133 int err; |
4012 | 1134 if(!probed) |
1135 { | |
1136 printf(RADEON_MSG" Driver was not probed but is being initializing\n"); | |
1137 return EINTR; | |
1138 } | |
1139 if((radeon_mmio_base = map_phys_mem(pci_info.base2,0xFFFF))==(void *)-1) return ENOMEM; | |
3996 | 1140 radeon_ram_size = INREG(CONFIG_MEMSIZE); |
1141 /* mem size is bits [28:0], mask off the rest. Range: from 1Mb up to 512 Mb */ | |
1142 radeon_ram_size &= CONFIG_MEMSIZE_MASK; | |
8942 | 1143 #ifdef RADEON |
1144 /* according to XFree86 4.2.0, some production M6's return 0 for 8MB */ | |
1145 if (radeon_ram_size == 0 && | |
1146 (def_cap.device_id == DEVICE_ATI_RADEON_MOBILITY_M6 || | |
1147 def_cap.device_id == DEVICE_ATI_RADEON_MOBILITY_M62)) | |
1148 { | |
1149 printf(RADEON_MSG" Workarounding buggy Radeon Mobility M6 (0 vs. 8MB ram)\n"); | |
1150 radeon_ram_size = 8192*1024; | |
1151 } | |
9240
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1152 #else |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1153 /* Rage Mobility (rage128) also has memsize bug */ |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1154 if (radeon_ram_size == 0 && |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1155 (def_cap.device_id == DEVICE_ATI_RAGE_MOBILITY_M3 || |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1156 def_cap.device_id == DEVICE_ATI_RAGE_MOBILITY_M32)) |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1157 { |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1158 printf(RADEON_MSG" Workarounding buggy Rage Mobility M3 (0 vs. 8MB ram)\n"); |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1159 radeon_ram_size = 8192*1024; |
4898cfdf582a
The patch enables the fix for rage128_vid as well as radeon_vid, and looks for the
arpi
parents:
9044
diff
changeset
|
1160 } |
8942 | 1161 #endif |
12072 | 1162 #ifdef WIN32 |
1163 if(radeon_ram_size > 16*1024*1024)radeon_ram_size=16*1024*1024; | |
1164 #endif | |
3996 | 1165 if((radeon_mem_base = map_phys_mem(pci_info.base0,radeon_ram_size))==(void *)-1) return ENOMEM; |
4070
b61ba6c256dd
Minor interface changes: color and video keys are moved out from playback configuring
nick
parents:
4038
diff
changeset
|
1166 memset(&besr,0,sizeof(bes_registers_t)); |
3996 | 1167 radeon_vid_make_default(); |
1168 printf(RADEON_MSG" Video memory = %uMb\n",radeon_ram_size/0x100000); | |
4477 | 1169 err = mtrr_set_type(pci_info.base0,radeon_ram_size,MTRR_TYPE_WRCOMB); |
1170 if(!err) printf(RADEON_MSG" Set write-combining type of video memory\n"); | |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1171 |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1172 radeon_fifo_wait(3); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1173 SAVED_OV0_GRAPHICS_KEY_CLR = INREG(OV0_GRAPHICS_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1174 SAVED_OV0_GRAPHICS_KEY_MSK = INREG(OV0_GRAPHICS_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1175 SAVED_OV0_VID_KEY_CLR = INREG(OV0_VID_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1176 SAVED_OV0_VID_KEY_MSK = INREG(OV0_VID_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1177 SAVED_OV0_KEY_CNTL = INREG(OV0_KEY_CNTL); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1178 printf(RADEON_MSG" Saved overlay colorkey settings\n"); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1179 |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1180 #ifdef RADEON |
8859 | 1181 switch(RadeonFamily) |
1182 { | |
1183 case 100: | |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1184 case 120: |
8859 | 1185 case 150: |
1186 case 250: | |
12642 | 1187 case 280: |
8859 | 1188 is_shift_required=1; |
1189 break; | |
1190 default: | |
1191 break; | |
1192 } | |
8521
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1193 #endif |
8996a4599a41
the long awaited pink screen + shift fix for radeon, based on patch by Svante Signell <svante.signell@telia.com>, Carl (mlist.mplayer.users@urs.us) and Nick Kurshve <nickolsk@yandex.ru>
alex
parents:
8238
diff
changeset
|
1194 |
9044 | 1195 /* XXX: hack, but it works for me (tm) */ |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1196 #ifdef WORDS_BIGENDIAN |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1197 #if defined(RAGE128) |
9044 | 1198 /* code from gatos */ |
1199 { | |
1200 SAVED_CONFIG_CNTL = INREG(CONFIG_CNTL); | |
1201 OUTREG(CONFIG_CNTL, SAVED_CONFIG_CNTL & | |
1202 ~(APER_0_BIG_ENDIAN_16BPP_SWAP|APER_0_BIG_ENDIAN_32BPP_SWAP)); | |
1203 | |
1204 // printf("saved: %x, current: %x\n", SAVED_CONFIG_CNTL, | |
1205 // INREG(CONFIG_CNTL)); | |
1206 } | |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1207 #else |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1208 /*code from radeon_video.c*/ |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1209 { |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1210 SAVED_CONFIG_CNTL = INREG(RADEON_SURFACE_CNTL); |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1211 /* OUTREG(RADEON_SURFACE_CNTL, (SAVED_CONFIG_CNTL | |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1212 RADEON_NONSURF_AP0_SWP_32BPP) & ~RADEON_NONSURF_AP0_SWP_16BPP); |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1213 */ |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1214 OUTREG(RADEON_SURFACE_CNTL, SAVED_CONFIG_CNTL & ~(RADEON_NONSURF_AP0_SWP_32BPP |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1215 | RADEON_NONSURF_AP0_SWP_16BPP)); |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1216 |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1217 /* |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1218 OUTREG(RADEON_SURFACE_CNTL, (SAVED_CONFIG_CNTL | RADEON_NONSURF_AP0_SWP_32BPP) |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1219 & ~RADEON_NONSURF_AP0_SWP_16BPP); |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1220 */ |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1221 } |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1222 #endif |
9044 | 1223 #endif |
1224 | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1225 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1226 return 0; |
1227 } | |
1228 | |
1229 void vixDestroy( void ) | |
1230 { | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1231 /* remove colorkeying */ |
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1232 radeon_fifo_wait(3); |
8553
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1233 OUTREG(OV0_GRAPHICS_KEY_CLR, SAVED_OV0_GRAPHICS_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1234 OUTREG(OV0_GRAPHICS_KEY_MSK, SAVED_OV0_GRAPHICS_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1235 OUTREG(OV0_VID_KEY_CLR, SAVED_OV0_VID_KEY_CLR); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1236 OUTREG(OV0_VID_KEY_MSK, SAVED_OV0_VID_KEY_MSK); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1237 OUTREG(OV0_KEY_CNTL, SAVED_OV0_KEY_CNTL); |
d952b097c720
correctly save and restore colorkey settings (based on patch by Svante Signell <svante.signell@telia.com>)
alex
parents:
8521
diff
changeset
|
1238 printf(RADEON_MSG" Restored overlay colorkey settings\n"); |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1239 |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1240 #ifdef WORDS_BIGENDIAN |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1241 #if defined(RAGE128) |
9044 | 1242 OUTREG(CONFIG_CNTL, SAVED_CONFIG_CNTL); |
1243 // printf("saved: %x, restored: %x\n", SAVED_CONFIG_CNTL, | |
1244 // INREG(CONFIG_CNTL)); | |
13167
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1245 #else |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1246 OUTREG(RADEON_SURFACE_CNTL, SAVED_CONFIG_CNTL); |
a6f958139ab8
Rough but working bigendian support for radeon cards, patch by Luca Barbato <lu_zero at gentoo.org>
faust3
parents:
12642
diff
changeset
|
1247 #endif |
9044 | 1248 #endif |
1249 | |
3996 | 1250 unmap_phys_mem(radeon_mem_base,radeon_ram_size); |
4855 | 1251 unmap_phys_mem(radeon_mmio_base,0xFFFF); |
3996 | 1252 } |
1253 | |
1254 int vixGetCapability(vidix_capability_t *to) | |
1255 { | |
1256 memcpy(to,&def_cap,sizeof(vidix_capability_t)); | |
1257 return 0; | |
1258 } | |
1259 | |
6483 | 1260 /* |
1261 Full list of fourcc which are supported by Win2K redeon driver: | |
6564
652ada9f9b66
remove colorkeying if destroying the driver - fixes some bugs
alex
parents:
6483
diff
changeset
|
1262 YUY2, UYVY, DDES, OGLT, OGL2, OGLS, OGLB, OGNT, OGNZ, OGNS, |
6483 | 1263 IF09, YVU9, IMC4, M2IA, IYUV, VBID, DXT1, DXT2, DXT3, DXT4, DXT5 |
1264 */ | |
3996 | 1265 uint32_t supported_fourcc[] = |
1266 { | |
6483 | 1267 IMGFMT_Y800, IMGFMT_Y8, IMGFMT_YVU9, IMGFMT_IF09, |
3996 | 1268 IMGFMT_YV12, IMGFMT_I420, IMGFMT_IYUV, |
4455 | 1269 IMGFMT_UYVY, IMGFMT_YUY2, IMGFMT_YVYU, |
4429 | 1270 IMGFMT_RGB15, IMGFMT_BGR15, |
4416 | 1271 IMGFMT_RGB16, IMGFMT_BGR16, |
1272 IMGFMT_RGB32, IMGFMT_BGR32 | |
3996 | 1273 }; |
1274 | |
6483 | 1275 inline static int is_supported_fourcc(uint32_t fourcc) |
3996 | 1276 { |
6483 | 1277 unsigned int i; |
3996 | 1278 for(i=0;i<sizeof(supported_fourcc)/sizeof(uint32_t);i++) |
1279 { | |
1280 if(fourcc==supported_fourcc[i]) return 1; | |
1281 } | |
1282 return 0; | |
1283 } | |
1284 | |
1285 int vixQueryFourcc(vidix_fourcc_t *to) | |
1286 { | |
1287 if(is_supported_fourcc(to->fourcc)) | |
1288 { | |
1289 to->depth = VID_DEPTH_1BPP | VID_DEPTH_2BPP | | |
1290 VID_DEPTH_4BPP | VID_DEPTH_8BPP | | |
1291 VID_DEPTH_12BPP| VID_DEPTH_15BPP| | |
1292 VID_DEPTH_16BPP| VID_DEPTH_24BPP| | |
1293 VID_DEPTH_32BPP; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
1294 to->flags = VID_CAP_EXPAND | VID_CAP_SHRINK | VID_CAP_COLORKEY; |
3996 | 1295 return 0; |
1296 } | |
4015 | 1297 else to->depth = to->flags = 0; |
3996 | 1298 return ENOSYS; |
1299 } | |
1300 | |
1301 static void radeon_vid_dump_regs( void ) | |
1302 { | |
1303 size_t i; | |
4015 | 1304 printf(RADEON_MSG"*** Begin of DRIVER variables dump ***\n"); |
1305 printf(RADEON_MSG"radeon_mmio_base=%p\n",radeon_mmio_base); | |
1306 printf(RADEON_MSG"radeon_mem_base=%p\n",radeon_mem_base); | |
1307 printf(RADEON_MSG"radeon_overlay_off=%08X\n",radeon_overlay_off); | |
1308 printf(RADEON_MSG"radeon_ram_size=%08X\n",radeon_ram_size); | |
4666 | 1309 printf(RADEON_MSG"video mode: %ux%u@%u\n",radeon_get_xres(),radeon_get_yres(),radeon_vid_get_dbpp()); |
13594
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1310 printf(RADEON_MSG"flatpanel size: %ux%u\n",radeon_get_fp_xres(),radeon_get_fp_yres()); |
4015 | 1311 printf(RADEON_MSG"*** Begin of OV0 registers dump ***\n"); |
3996 | 1312 for(i=0;i<sizeof(vregs)/sizeof(video_registers_t);i++) |
4015 | 1313 printf(RADEON_MSG"%s = %08X\n",vregs[i].sname,INREG(vregs[i].name)); |
1314 printf(RADEON_MSG"*** End of OV0 registers dump ***\n"); | |
3996 | 1315 } |
1316 | |
1317 static void radeon_vid_stop_video( void ) | |
1318 { | |
1319 radeon_engine_idle(); | |
1320 OUTREG(OV0_SCALE_CNTL, SCALER_SOFT_RESET); | |
1321 OUTREG(OV0_EXCLUSIVE_HORZ, 0); | |
1322 OUTREG(OV0_AUTO_FLIP_CNTL, 0); /* maybe */ | |
1323 OUTREG(OV0_FILTER_CNTL, FILTER_HARDCODED_COEF); | |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1324 #ifdef RADEON |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
1325 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_EQ); |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1326 #else |
3996 | 1327 OUTREG(OV0_KEY_CNTL, GRAPHIC_KEY_FN_NE); |
8857
a2710e35e2cc
Reduce flickering on window movement (from Christophe Badina)
arpi
parents:
8856
diff
changeset
|
1328 #endif |
3996 | 1329 OUTREG(OV0_TEST, 0); |
1330 } | |
1331 | |
1332 static void radeon_vid_display_video( void ) | |
1333 { | |
1334 int bes_flags; | |
13337 | 1335 /** workaround for Xorg-6.8 not saving the surface registers on bigendian architectures */ |
13335
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1336 #ifdef WORDS_BIGENDIAN |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1337 #if defined(RAGE128) |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1338 /* code from gatos */ |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1339 { |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1340 SAVED_CONFIG_CNTL = INREG(CONFIG_CNTL); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1341 OUTREG(CONFIG_CNTL, SAVED_CONFIG_CNTL & |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1342 ~(APER_0_BIG_ENDIAN_16BPP_SWAP|APER_0_BIG_ENDIAN_32BPP_SWAP)); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1343 |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1344 // printf("saved: %x, current: %x\n", SAVED_CONFIG_CNTL, |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1345 // INREG(CONFIG_CNTL)); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1346 } |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1347 #else |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1348 /*code from radeon_video.c*/ |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1349 { |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1350 SAVED_CONFIG_CNTL = INREG(RADEON_SURFACE_CNTL); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1351 /* OUTREG(RADEON_SURFACE_CNTL, (SAVED_CONFIG_CNTL | |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1352 RADEON_NONSURF_AP0_SWP_32BPP) & ~RADEON_NONSURF_AP0_SWP_16BPP); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1353 */ |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1354 OUTREG(RADEON_SURFACE_CNTL, SAVED_CONFIG_CNTL & ~(RADEON_NONSURF_AP0_SWP_32BPP |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1355 | RADEON_NONSURF_AP0_SWP_16BPP)); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1356 |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1357 /* |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1358 OUTREG(RADEON_SURFACE_CNTL, (SAVED_CONFIG_CNTL | RADEON_NONSURF_AP0_SWP_32BPP) |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1359 & ~RADEON_NONSURF_AP0_SWP_16BPP); |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1360 */ |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1361 } |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1362 #endif |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1363 #endif |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1364 |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1365 |
6c002b4462ae
workaround for Xorg-6.8 not saving the surface registers on bigendian
faust3
parents:
13167
diff
changeset
|
1366 |
3996 | 1367 radeon_fifo_wait(2); |
1368 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
1369 radeon_engine_idle(); | |
1370 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
1371 radeon_fifo_wait(15); | |
4666 | 1372 |
1373 /* Shutdown capturing */ | |
1374 OUTREG(FCP_CNTL, FCP_CNTL__GND); | |
1375 OUTREG(CAP0_TRIG_CNTL, 0); | |
1376 | |
4689 | 1377 OUTREG(VID_BUFFER_CONTROL, (1<<16) | 0x01); |
1378 OUTREG(DISP_TEST_DEBUG_CNTL, 0); | |
4666 | 1379 |
3996 | 1380 OUTREG(OV0_AUTO_FLIP_CNTL,OV0_AUTO_FLIP_CNTL_SOFT_BUF_ODD); |
1381 | |
4611 | 1382 if(besr.deinterlace_on) OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); |
3996 | 1383 #ifdef RAGE128 |
7493 | 1384 OUTREG(OV0_COLOUR_CNTL, (((besr.brightness*64)/1000) & 0x7f) | |
1385 (((besr.saturation*31+31000)/2000) << 8) | | |
1386 (((besr.saturation*31+31000)/2000) << 16)); | |
3996 | 1387 #endif |
1388 radeon_fifo_wait(2); | |
4869 | 1389 OUTREG(OV0_GRAPHICS_KEY_MSK, besr.graphics_key_msk); |
1390 OUTREG(OV0_GRAPHICS_KEY_CLR, besr.graphics_key_clr); | |
1391 OUTREG(OV0_KEY_CNTL,besr.ckey_cntl); | |
3996 | 1392 |
1393 OUTREG(OV0_H_INC, besr.h_inc); | |
1394 OUTREG(OV0_STEP_BY, besr.step_by); | |
1395 OUTREG(OV0_Y_X_START, besr.y_x_start); | |
1396 OUTREG(OV0_Y_X_END, besr.y_x_end); | |
1397 OUTREG(OV0_V_INC, besr.v_inc); | |
1398 OUTREG(OV0_P1_BLANK_LINES_AT_TOP, besr.p1_blank_lines_at_top); | |
1399 OUTREG(OV0_P23_BLANK_LINES_AT_TOP, besr.p23_blank_lines_at_top); | |
1400 OUTREG(OV0_VID_BUF_PITCH0_VALUE, besr.vid_buf_pitch0_value); | |
1401 OUTREG(OV0_VID_BUF_PITCH1_VALUE, besr.vid_buf_pitch1_value); | |
1402 OUTREG(OV0_P1_X_START_END, besr.p1_x_start_end); | |
1403 OUTREG(OV0_P2_X_START_END, besr.p2_x_start_end); | |
1404 OUTREG(OV0_P3_X_START_END, besr.p3_x_start_end); | |
1405 #ifdef RADEON | |
1406 OUTREG(OV0_BASE_ADDR, besr.base_addr); | |
1407 #endif | |
4930 | 1408 OUTREG(OV0_VID_BUF0_BASE_ADRS, besr.vid_buf_base_adrs_y[0]); |
5041 | 1409 OUTREG(OV0_VID_BUF1_BASE_ADRS, besr.vid_buf_base_adrs_v[0]); |
1410 OUTREG(OV0_VID_BUF2_BASE_ADRS, besr.vid_buf_base_adrs_u[0]); | |
3996 | 1411 radeon_fifo_wait(9); |
4930 | 1412 OUTREG(OV0_VID_BUF3_BASE_ADRS, besr.vid_buf_base_adrs_y[0]); |
5041 | 1413 OUTREG(OV0_VID_BUF4_BASE_ADRS, besr.vid_buf_base_adrs_v[0]); |
1414 OUTREG(OV0_VID_BUF5_BASE_ADRS, besr.vid_buf_base_adrs_u[0]); | |
3996 | 1415 OUTREG(OV0_P1_V_ACCUM_INIT, besr.p1_v_accum_init); |
1416 OUTREG(OV0_P1_H_ACCUM_INIT, besr.p1_h_accum_init); | |
1417 OUTREG(OV0_P23_H_ACCUM_INIT, besr.p23_h_accum_init); | |
1418 OUTREG(OV0_P23_V_ACCUM_INIT, besr.p23_v_accum_init); | |
1419 | |
6678 | 1420 #ifdef RADEON |
1421 bes_flags = SCALER_ENABLE | | |
1422 SCALER_SMART_SWITCH; | |
1423 // SCALER_HORZ_PICK_NEAREST | | |
1424 // SCALER_VERT_PICK_NEAREST | | |
1425 #endif | |
3996 | 1426 bes_flags = SCALER_ENABLE | |
1427 SCALER_SMART_SWITCH | | |
1428 SCALER_Y2R_TEMP | | |
1429 SCALER_PIX_EXPAND; | |
1430 if(besr.double_buff) bes_flags |= SCALER_DOUBLE_BUFFER; | |
1431 if(besr.deinterlace_on) bes_flags |= SCALER_ADAPTIVE_DEINT; | |
1432 #ifdef RAGE128 | |
1433 bes_flags |= SCALER_BURST_PER_PLANE; | |
1434 #endif | |
1435 switch(besr.fourcc) | |
1436 { | |
1437 case IMGFMT_RGB15: | |
1438 case IMGFMT_BGR15: bes_flags |= SCALER_SOURCE_15BPP; break; | |
4429 | 1439 case IMGFMT_RGB16: |
3996 | 1440 case IMGFMT_BGR16: bes_flags |= SCALER_SOURCE_16BPP; break; |
4416 | 1441 /* |
3996 | 1442 case IMGFMT_RGB24: |
1443 case IMGFMT_BGR24: bes_flags |= SCALER_SOURCE_24BPP; break; | |
4416 | 1444 */ |
3996 | 1445 case IMGFMT_RGB32: |
1446 case IMGFMT_BGR32: bes_flags |= SCALER_SOURCE_32BPP; break; | |
6483 | 1447 /* 4:1:0 */ |
3996 | 1448 case IMGFMT_IF09: |
1449 case IMGFMT_YVU9: bes_flags |= SCALER_SOURCE_YUV9; break; | |
6483 | 1450 /* 4:0:0 */ |
1451 case IMGFMT_Y800: | |
1452 case IMGFMT_Y8: | |
3996 | 1453 /* 4:2:0 */ |
1454 case IMGFMT_IYUV: | |
1455 case IMGFMT_I420: | |
6483 | 1456 case IMGFMT_YV12: bes_flags |= SCALER_SOURCE_YUV12; break; |
3996 | 1457 /* 4:2:2 */ |
4455 | 1458 case IMGFMT_YVYU: |
3996 | 1459 case IMGFMT_UYVY: bes_flags |= SCALER_SOURCE_YVYU422; break; |
1460 case IMGFMT_YUY2: | |
1461 default: bes_flags |= SCALER_SOURCE_VYUY422; break; | |
1462 } | |
1463 OUTREG(OV0_SCALE_CNTL, bes_flags); | |
1464 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
4666 | 1465 if(__verbose > 1) printf(RADEON_MSG"we wanted: scaler=%08X\n",bes_flags); |
4030 | 1466 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1467 } |
1468 | |
4456 | 1469 static unsigned radeon_query_pitch(unsigned fourcc,const vidix_yuv_t *spitch) |
4009 | 1470 { |
4456 | 1471 unsigned pitch,spy,spv,spu; |
1472 spy = spv = spu = 0; | |
1473 switch(spitch->y) | |
1474 { | |
1475 case 16: | |
1476 case 32: | |
1477 case 64: | |
1478 case 128: | |
1479 case 256: spy = spitch->y; break; | |
1480 default: break; | |
1481 } | |
1482 switch(spitch->u) | |
1483 { | |
1484 case 16: | |
1485 case 32: | |
1486 case 64: | |
1487 case 128: | |
1488 case 256: spu = spitch->u; break; | |
1489 default: break; | |
1490 } | |
1491 switch(spitch->v) | |
1492 { | |
1493 case 16: | |
1494 case 32: | |
1495 case 64: | |
1496 case 128: | |
1497 case 256: spv = spitch->v; break; | |
1498 default: break; | |
1499 } | |
4009 | 1500 switch(fourcc) |
1501 { | |
1502 /* 4:2:0 */ | |
1503 case IMGFMT_IYUV: | |
1504 case IMGFMT_YV12: | |
4456 | 1505 case IMGFMT_I420: |
1506 if(spy > 16 && spu == spy/2 && spv == spy/2) pitch = spy; | |
1507 else pitch = 32; | |
1508 break; | |
6483 | 1509 /* 4:1:0 */ |
1510 case IMGFMT_IF09: | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1511 case IMGFMT_YVU9: |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1512 if(spy > 32 && spu == spy/4 && spv == spy/4) pitch = spy; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1513 else pitch = 64; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1514 break; |
4456 | 1515 default: |
1516 if(spy >= 16) pitch = spy; | |
1517 else pitch = 16; | |
1518 break; | |
4009 | 1519 } |
1520 return pitch; | |
1521 } | |
1522 | |
3996 | 1523 static int radeon_vid_init_video( vidix_playback_t *config ) |
1524 { | |
4930 | 1525 uint32_t i,tmp,src_w,src_h,dest_w,dest_h,pitch,h_inc,step_by,left,leftUV,top; |
6483 | 1526 int is_400,is_410,is_420,is_rgb32,is_rgb,best_pitch,mpitch; |
3996 | 1527 radeon_vid_stop_video(); |
1528 left = config->src.x << 16; | |
1529 top = config->src.y << 16; | |
1530 src_h = config->src.h; | |
1531 src_w = config->src.w; | |
6483 | 1532 is_400 = is_410 = is_420 = is_rgb32 = is_rgb = 0; |
3996 | 1533 if(config->fourcc == IMGFMT_YV12 || |
1534 config->fourcc == IMGFMT_I420 || | |
1535 config->fourcc == IMGFMT_IYUV) is_420 = 1; | |
6483 | 1536 if(config->fourcc == IMGFMT_YVU9 || |
1537 config->fourcc == IMGFMT_IF09) is_410 = 1; | |
1538 if(config->fourcc == IMGFMT_Y800 || | |
1539 config->fourcc == IMGFMT_Y8) is_400 = 1; | |
4416 | 1540 if(config->fourcc == IMGFMT_RGB32 || |
1541 config->fourcc == IMGFMT_BGR32) is_rgb32 = 1; | |
4571 | 1542 if(config->fourcc == IMGFMT_RGB32 || |
1543 config->fourcc == IMGFMT_BGR32 || | |
1544 config->fourcc == IMGFMT_RGB24 || | |
1545 config->fourcc == IMGFMT_BGR24 || | |
1546 config->fourcc == IMGFMT_RGB16 || | |
1547 config->fourcc == IMGFMT_BGR16 || | |
1548 config->fourcc == IMGFMT_RGB15 || | |
1549 config->fourcc == IMGFMT_BGR15) is_rgb = 1; | |
4456 | 1550 best_pitch = radeon_query_pitch(config->fourcc,&config->src.pitch); |
4415 | 1551 mpitch = best_pitch-1; |
3996 | 1552 switch(config->fourcc) |
1553 { | |
6483 | 1554 /* 4:0:0 */ |
1555 case IMGFMT_Y800: | |
1556 case IMGFMT_Y8: | |
1557 /* 4:1:0 */ | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1558 case IMGFMT_YVU9: |
6483 | 1559 case IMGFMT_IF09: |
3996 | 1560 /* 4:2:0 */ |
1561 case IMGFMT_IYUV: | |
1562 case IMGFMT_YV12: | |
4415 | 1563 case IMGFMT_I420: pitch = (src_w + mpitch) & ~mpitch; |
4015 | 1564 config->dest.pitch.y = |
1565 config->dest.pitch.u = | |
4415 | 1566 config->dest.pitch.v = best_pitch; |
3996 | 1567 break; |
4416 | 1568 /* RGB 4:4:4:4 */ |
1569 case IMGFMT_RGB32: | |
1570 case IMGFMT_BGR32: pitch = (src_w*4 + mpitch) & ~mpitch; | |
1571 config->dest.pitch.y = | |
1572 config->dest.pitch.u = | |
1573 config->dest.pitch.v = best_pitch; | |
1574 break; | |
3996 | 1575 /* 4:2:2 */ |
4455 | 1576 default: /* RGB15, RGB16, YVYU, UYVY, YUY2 */ |
4415 | 1577 pitch = ((src_w*2) + mpitch) & ~mpitch; |
3996 | 1578 config->dest.pitch.y = |
1579 config->dest.pitch.u = | |
4415 | 1580 config->dest.pitch.v = best_pitch; |
3996 | 1581 break; |
1582 } | |
1583 dest_w = config->dest.w; | |
1584 dest_h = config->dest.h; | |
1585 if(radeon_is_dbl_scan()) dest_h *= 2; | |
1586 besr.dest_bpp = radeon_vid_get_dbpp(); | |
1587 besr.fourcc = config->fourcc; | |
13594
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1588 |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1589 /* flat panel */ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1590 if(INREG(FP_VERT_STRETCH)&VERT_STRETCH_ENABLE){ |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1591 besr.v_inc = (src_h * radeon_get_yres() / radeon_get_fp_yres() << 20) / dest_h; |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1592 } |
acfe017b6195
correct scaling when the screen resolution is smaller than the flat panel resolution
faust3
parents:
13337
diff
changeset
|
1593 else besr.v_inc = (src_h << 20) / dest_h; |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1594 if(radeon_is_interlace()) besr.v_inc *= 2; |
3996 | 1595 h_inc = (src_w << 12) / dest_w; |
9544
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1596 |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1597 { |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1598 unsigned int ecp_div; |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1599 ecp_div = (INPLL(VCLK_ECP_CNTL) >> 8) & 3; |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1600 h_inc <<= ecp_div; |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1601 } |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1602 |
97f61ffa441e
vidix rage128 ecp_div patch by (Magnus Damm <damm at opensource dot se>)
michael
parents:
9240
diff
changeset
|
1603 |
3996 | 1604 step_by = 1; |
1605 while(h_inc >= (2 << 12)) { | |
1606 step_by++; | |
1607 h_inc >>= 1; | |
1608 } | |
1609 | |
1610 /* keep everything in 16.16 */ | |
4015 | 1611 besr.base_addr = INREG(DISPLAY_BASE_ADDR); |
4666 | 1612 config->offsets[0] = 0; |
4930 | 1613 for(i=1;i<besr.vid_nbufs;i++) |
1614 config->offsets[i] = config->offsets[i-1]+config->frame_size; | |
6483 | 1615 if(is_420 || is_410 || is_400) |
3996 | 1616 { |
1617 uint32_t d1line,d2line,d3line; | |
1618 d1line = top*pitch; | |
6483 | 1619 if(is_420) |
1620 { | |
1621 d2line = src_h*pitch+(d1line>>2); | |
1622 d3line = d2line+((src_h*pitch)>>2); | |
1623 } | |
1624 else | |
1625 if(is_410) | |
1626 { | |
1627 d2line = src_h*pitch+(d1line>>4); | |
1628 d3line = d2line+((src_h*pitch)>>4); | |
1629 } | |
1630 else | |
1631 { | |
1632 d2line = 0; | |
1633 d3line = 0; | |
1634 } | |
3996 | 1635 d1line += (left >> 16) & ~15; |
6483 | 1636 if(is_420) |
1637 { | |
1638 d2line += (left >> 17) & ~15; | |
1639 d3line += (left >> 17) & ~15; | |
1640 } | |
1641 else | |
1642 if(is_410) | |
1643 { | |
1644 d2line += (left >> 18) & ~15; | |
1645 d3line += (left >> 18) & ~15; | |
1646 } | |
3996 | 1647 config->offset.y = d1line & VIF_BUF0_BASE_ADRS_MASK; |
6483 | 1648 if(is_400) |
1649 { | |
1650 config->offset.v = 0; | |
1651 config->offset.u = 0; | |
1652 } | |
1653 else | |
1654 { | |
1655 config->offset.v = d2line & VIF_BUF1_BASE_ADRS_MASK; | |
1656 config->offset.u = d3line & VIF_BUF2_BASE_ADRS_MASK; | |
1657 } | |
4930 | 1658 for(i=0;i<besr.vid_nbufs;i++) |
1659 { | |
1660 besr.vid_buf_base_adrs_y[i]=((radeon_overlay_off+config->offsets[i]+config->offset.y)&VIF_BUF0_BASE_ADRS_MASK); | |
6483 | 1661 if(is_400) |
1662 { | |
1663 besr.vid_buf_base_adrs_v[i]=0; | |
1664 besr.vid_buf_base_adrs_u[i]=0; | |
1665 } | |
1666 else | |
1667 { | |
9892 | 1668 if (besr.fourcc == IMGFMT_I420 || besr.fourcc == IMGFMT_IYUV) |
1669 { | |
1670 besr.vid_buf_base_adrs_u[i]=((radeon_overlay_off+config->offsets[i]+config->offset.v)&VIF_BUF1_BASE_ADRS_MASK)|VIF_BUF1_PITCH_SEL; | |
1671 besr.vid_buf_base_adrs_v[i]=((radeon_overlay_off+config->offsets[i]+config->offset.u)&VIF_BUF2_BASE_ADRS_MASK)|VIF_BUF2_PITCH_SEL; | |
1672 } | |
1673 else | |
1674 { | |
1675 besr.vid_buf_base_adrs_v[i]=((radeon_overlay_off+config->offsets[i]+config->offset.v)&VIF_BUF1_BASE_ADRS_MASK)|VIF_BUF1_PITCH_SEL; | |
1676 besr.vid_buf_base_adrs_u[i]=((radeon_overlay_off+config->offsets[i]+config->offset.u)&VIF_BUF2_BASE_ADRS_MASK)|VIF_BUF2_PITCH_SEL; | |
1677 } | |
6483 | 1678 } |
4930 | 1679 } |
1680 config->offset.y = ((besr.vid_buf_base_adrs_y[0])&VIF_BUF0_BASE_ADRS_MASK) - radeon_overlay_off; | |
6483 | 1681 if(is_400) |
1682 { | |
1683 config->offset.v = 0; | |
1684 config->offset.u = 0; | |
1685 } | |
1686 else | |
1687 { | |
1688 config->offset.v = ((besr.vid_buf_base_adrs_v[0])&VIF_BUF1_BASE_ADRS_MASK) - radeon_overlay_off; | |
1689 config->offset.u = ((besr.vid_buf_base_adrs_u[0])&VIF_BUF2_BASE_ADRS_MASK) - radeon_overlay_off; | |
1690 } | |
3996 | 1691 } |
1692 else | |
1693 { | |
1694 config->offset.y = config->offset.u = config->offset.v = ((left & ~7) << 1)&VIF_BUF0_BASE_ADRS_MASK; | |
4930 | 1695 for(i=0;i<besr.vid_nbufs;i++) |
1696 { | |
1697 besr.vid_buf_base_adrs_y[i] = | |
1698 besr.vid_buf_base_adrs_u[i] = | |
4932 | 1699 besr.vid_buf_base_adrs_v[i] = radeon_overlay_off + config->offsets[i] + config->offset.y; |
4930 | 1700 } |
3996 | 1701 } |
1702 | |
1703 tmp = (left & 0x0003ffff) + 0x00028000 + (h_inc << 3); | |
1704 besr.p1_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
1705 ((tmp << 12) & 0xf0000000); | |
1706 | |
1707 tmp = ((left >> 1) & 0x0001ffff) + 0x00028000 + (h_inc << 2); | |
1708 besr.p23_h_accum_init = ((tmp << 4) & 0x000f8000) | | |
1709 ((tmp << 12) & 0x70000000); | |
1710 tmp = (top & 0x0000ffff) + 0x00018000; | |
1711 besr.p1_v_accum_init = ((tmp << 4) & OV0_P1_V_ACCUM_INIT_MASK) | |
1712 |(OV0_P1_MAX_LN_IN_PER_LN_OUT & 1); | |
1713 | |
1714 tmp = ((top >> 1) & 0x0000ffff) + 0x00018000; | |
6483 | 1715 besr.p23_v_accum_init = (is_420||is_410) ? |
1716 ((tmp << 4) & OV0_P23_V_ACCUM_INIT_MASK) | |
3996 | 1717 |(OV0_P23_MAX_LN_IN_PER_LN_OUT & 1) : 0; |
1718 | |
6483 | 1719 leftUV = (left >> (is_410?18:17)) & 15; |
3996 | 1720 left = (left >> 16) & 15; |
4571 | 1721 if(is_rgb && !is_rgb32) h_inc<<=1; |
4416 | 1722 if(is_rgb32) |
4571 | 1723 besr.h_inc = (h_inc >> 1) | ((h_inc >> 1) << 16); |
4416 | 1724 else |
6483 | 1725 if(is_410) |
1726 besr.h_inc = h_inc | ((h_inc >> 2) << 16); | |
1727 else | |
4416 | 1728 besr.h_inc = h_inc | ((h_inc >> 1) << 16); |
3996 | 1729 besr.step_by = step_by | (step_by << 8); |
1730 besr.y_x_start = (config->dest.x+X_ADJUST) | (config->dest.y << 16); | |
1731 besr.y_x_end = (config->dest.x + dest_w+X_ADJUST) | ((config->dest.y + dest_h) << 16); | |
1732 besr.p1_blank_lines_at_top = P1_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); | |
6483 | 1733 if(is_420 || is_410) |
3996 | 1734 { |
6483 | 1735 src_h = (src_h + 1) >> (is_410?2:1); |
3996 | 1736 besr.p23_blank_lines_at_top = P23_BLNK_LN_AT_TOP_M1_MASK|((src_h-1)<<16); |
1737 } | |
1738 else besr.p23_blank_lines_at_top = 0; | |
1739 besr.vid_buf_pitch0_value = pitch; | |
6483 | 1740 besr.vid_buf_pitch1_value = is_410 ? pitch>>2 : is_420 ? pitch>>1 : pitch; |
3996 | 1741 besr.p1_x_start_end = (src_w+left-1)|(left<<16); |
6483 | 1742 if (is_410||is_420) src_w>>=is_410?2:1; |
1743 if(is_400) | |
1744 { | |
1745 besr.p2_x_start_end = 0; | |
1746 besr.p3_x_start_end = 0; | |
1747 } | |
1748 else | |
1749 { | |
1750 besr.p2_x_start_end = (src_w+left-1)|(leftUV<<16); | |
1751 besr.p3_x_start_end = besr.p2_x_start_end; | |
1752 } | |
4869 | 1753 |
3996 | 1754 return 0; |
1755 } | |
1756 | |
4009 | 1757 static void radeon_compute_framesize(vidix_playback_t *info) |
1758 { | |
4666 | 1759 unsigned pitch,awidth,dbpp; |
4456 | 1760 pitch = radeon_query_pitch(info->fourcc,&info->src.pitch); |
4666 | 1761 dbpp = radeon_vid_get_dbpp(); |
4033 | 1762 switch(info->fourcc) |
1763 { | |
1764 case IMGFMT_I420: | |
1765 case IMGFMT_YV12: | |
1766 case IMGFMT_IYUV: | |
4666 | 1767 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1768 info->frame_size = awidth*(info->src.h+info->src.h/2); |
4033 | 1769 break; |
6483 | 1770 case IMGFMT_Y800: |
1771 case IMGFMT_Y8: | |
1772 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); | |
1773 info->frame_size = awidth*info->src.h; | |
1774 break; | |
1775 case IMGFMT_IF09: | |
1776 case IMGFMT_YVU9: | |
1777 awidth = (info->src.w + (pitch-1)) & ~(pitch-1); | |
1778 info->frame_size = awidth*(info->src.h+info->src.h/8); | |
1779 break; | |
4429 | 1780 case IMGFMT_RGB32: |
1781 case IMGFMT_BGR32: | |
4666 | 1782 awidth = (info->src.w*4 + (pitch-1)) & ~(pitch-1); |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1783 info->frame_size = awidth*info->src.h; |
4429 | 1784 break; |
1785 /* YUY2 YVYU, RGB15, RGB16 */ | |
4666 | 1786 default: |
1787 awidth = (info->src.w*2 + (pitch-1)) & ~(pitch-1); | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1788 info->frame_size = awidth*info->src.h; |
4033 | 1789 break; |
1790 } | |
4009 | 1791 } |
1792 | |
3996 | 1793 int vixConfigPlayback(vidix_playback_t *info) |
1794 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1795 unsigned rgb_size,nfr; |
3996 | 1796 if(!is_supported_fourcc(info->fourcc)) return ENOSYS; |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1797 if(info->num_frames>VID_PLAY_MAXFRAMES) info->num_frames=VID_PLAY_MAXFRAMES; |
4666 | 1798 if(info->num_frames==1) besr.double_buff=0; |
1799 else besr.double_buff=1; | |
4009 | 1800 radeon_compute_framesize(info); |
4930 | 1801 |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1802 rgb_size = radeon_get_xres()*radeon_get_yres()*((radeon_vid_get_dbpp()+7)/8); |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1803 nfr = info->num_frames; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1804 for(;nfr>0; nfr--) |
4930 | 1805 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1806 radeon_overlay_off = radeon_ram_size - info->frame_size*nfr; |
12286 | 1807 #ifdef HAVE_X11 |
1808 radeon_overlay_off -= firegl_shift; | |
1809 #endif | |
4930 | 1810 radeon_overlay_off &= 0xffff0000; |
1811 if(radeon_overlay_off >= (int)rgb_size ) break; | |
1812 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1813 if(nfr <= 3) |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1814 { |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1815 nfr = info->num_frames; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1816 for(;nfr>0; nfr--) |
4930 | 1817 { |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1818 radeon_overlay_off = radeon_ram_size - info->frame_size*nfr; |
12286 | 1819 #ifdef HAVE_X11 |
1820 radeon_overlay_off -= firegl_shift; | |
1821 #endif | |
4930 | 1822 radeon_overlay_off &= 0xffff0000; |
1823 if(radeon_overlay_off > 0) break; | |
1824 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1825 } |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1826 if(nfr <= 0) return EINVAL; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
1827 info->num_frames = nfr; |
4930 | 1828 besr.vid_nbufs = info->num_frames; |
1829 info->dga_addr = (char *)radeon_mem_base + radeon_overlay_off; | |
3996 | 1830 radeon_vid_init_video(info); |
1831 return 0; | |
1832 } | |
1833 | |
1834 int vixPlaybackOn( void ) | |
1835 { | |
1836 radeon_vid_display_video(); | |
1837 return 0; | |
1838 } | |
1839 | |
1840 int vixPlaybackOff( void ) | |
1841 { | |
1842 radeon_vid_stop_video(); | |
1843 return 0; | |
1844 } | |
1845 | |
4033 | 1846 int vixPlaybackFrameSelect(unsigned frame) |
3996 | 1847 { |
4412 | 1848 uint32_t off[6]; |
4930 | 1849 int prev_frame= (frame-1+besr.vid_nbufs) % besr.vid_nbufs; |
4412 | 1850 /* |
1851 buf3-5 always should point onto second buffer for better | |
1852 deinterlacing and TV-in | |
1853 */ | |
4666 | 1854 if(!besr.double_buff) return 0; |
4930 | 1855 if(frame > besr.vid_nbufs) frame = besr.vid_nbufs-1; |
1856 if(prev_frame > (int)besr.vid_nbufs) prev_frame = besr.vid_nbufs-1; | |
1857 off[0] = besr.vid_buf_base_adrs_y[frame]; | |
1858 off[1] = besr.vid_buf_base_adrs_v[frame]; | |
1859 off[2] = besr.vid_buf_base_adrs_u[frame]; | |
1860 off[3] = besr.vid_buf_base_adrs_y[prev_frame]; | |
1861 off[4] = besr.vid_buf_base_adrs_v[prev_frame]; | |
1862 off[5] = besr.vid_buf_base_adrs_u[prev_frame]; | |
4855 | 1863 radeon_fifo_wait(8); |
3996 | 1864 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); |
4666 | 1865 radeon_engine_idle(); |
3996 | 1866 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); |
4412 | 1867 OUTREG(OV0_VID_BUF0_BASE_ADRS, off[0]); |
1868 OUTREG(OV0_VID_BUF1_BASE_ADRS, off[1]); | |
1869 OUTREG(OV0_VID_BUF2_BASE_ADRS, off[2]); | |
4413 | 1870 OUTREG(OV0_VID_BUF3_BASE_ADRS, off[3]); |
1871 OUTREG(OV0_VID_BUF4_BASE_ADRS, off[4]); | |
1872 OUTREG(OV0_VID_BUF5_BASE_ADRS, off[5]); | |
3996 | 1873 OUTREG(OV0_REG_LOAD_CNTL, 0); |
4930 | 1874 if(besr.vid_nbufs == 2) radeon_wait_vsync(); |
4030 | 1875 if(__verbose > 1) radeon_vid_dump_regs(); |
3996 | 1876 return 0; |
1877 } | |
1878 | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1879 vidix_video_eq_t equal = |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1880 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1881 VEQ_CAP_BRIGHTNESS | VEQ_CAP_SATURATION |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1882 #ifndef RAGE128 |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1883 | VEQ_CAP_CONTRAST | VEQ_CAP_HUE | VEQ_CAP_RGB_INTENSITY |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1884 #endif |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1885 , |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1886 0, 0, 0, 0, 0, 0, 0, 0 }; |
3996 | 1887 |
1888 int vixPlaybackGetEq( vidix_video_eq_t * eq) | |
1889 { | |
1890 memcpy(eq,&equal,sizeof(vidix_video_eq_t)); | |
1891 return 0; | |
1892 } | |
1893 | |
4229 | 1894 #ifndef RAGE128 |
1895 #define RTFSaturation(a) (1.0 + ((a)*1.0)/1000.0) | |
1896 #define RTFBrightness(a) (((a)*1.0)/2000.0) | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1897 #define RTFIntensity(a) (((a)*1.0)/2000.0) |
4229 | 1898 #define RTFContrast(a) (1.0 + ((a)*1.0)/1000.0) |
1899 #define RTFHue(a) (((a)*3.1416)/1000.0) | |
1900 #define RTFCheckParam(a) {if((a)<-1000) (a)=-1000; if((a)>1000) (a)=1000;} | |
1901 #endif | |
1902 | |
3996 | 1903 int vixPlaybackSetEq( const vidix_video_eq_t * eq) |
1904 { | |
1905 #ifdef RAGE128 | |
1906 int br,sat; | |
4229 | 1907 #else |
1908 int itu_space; | |
3996 | 1909 #endif |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1910 if(eq->cap & VEQ_CAP_BRIGHTNESS) equal.brightness = eq->brightness; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1911 if(eq->cap & VEQ_CAP_CONTRAST) equal.contrast = eq->contrast; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1912 if(eq->cap & VEQ_CAP_SATURATION) equal.saturation = eq->saturation; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1913 if(eq->cap & VEQ_CAP_HUE) equal.hue = eq->hue; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1914 if(eq->cap & VEQ_CAP_RGB_INTENSITY) |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1915 { |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1916 equal.red_intensity = eq->red_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1917 equal.green_intensity = eq->green_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1918 equal.blue_intensity = eq->blue_intensity; |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1919 } |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1920 equal.flags = eq->flags; |
3996 | 1921 #ifdef RAGE128 |
1922 br = equal.brightness * 64 / 1000; | |
4229 | 1923 if(br < -64) br = -64; if(br > 63) br = 63; |
4230 | 1924 sat = (equal.saturation + 1000) * 16 / 1000; |
4229 | 1925 if(sat < 0) sat = 0; if(sat > 31) sat = 31; |
3996 | 1926 OUTREG(OV0_COLOUR_CNTL, (br & 0x7f) | (sat << 8) | (sat << 16)); |
1927 #else | |
4229 | 1928 itu_space = equal.flags == VEQ_FLG_ITU_R_BT_709 ? 1 : 0; |
1929 RTFCheckParam(equal.brightness); | |
1930 RTFCheckParam(equal.saturation); | |
1931 RTFCheckParam(equal.contrast); | |
1932 RTFCheckParam(equal.hue); | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1933 RTFCheckParam(equal.red_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1934 RTFCheckParam(equal.green_intensity); |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1935 RTFCheckParam(equal.blue_intensity); |
4229 | 1936 radeon_set_transform(RTFBrightness(equal.brightness), |
1937 RTFContrast(equal.contrast), | |
1938 RTFSaturation(equal.saturation), | |
1939 RTFHue(equal.hue), | |
4319
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1940 RTFIntensity(equal.red_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1941 RTFIntensity(equal.green_intensity), |
2d64382e8dcf
intense->intensity + capability extension + fixing R200 color correction bug
nick
parents:
4286
diff
changeset
|
1942 RTFIntensity(equal.blue_intensity), |
4229 | 1943 itu_space); |
3996 | 1944 #endif |
1945 return 0; | |
1946 } | |
1947 | |
4611 | 1948 int vixPlaybackSetDeint( const vidix_deinterlace_t * info) |
1949 { | |
1950 unsigned sflg; | |
1951 switch(info->flags) | |
1952 { | |
1953 default: | |
1954 case CFG_NON_INTERLACED: | |
1955 besr.deinterlace_on = 0; | |
1956 break; | |
1957 case CFG_EVEN_ODD_INTERLACING: | |
1958 case CFG_INTERLACED: | |
1959 besr.deinterlace_on = 1; | |
1960 besr.deinterlace_pattern = 0x900AAAAA; | |
1961 break; | |
1962 case CFG_ODD_EVEN_INTERLACING: | |
1963 besr.deinterlace_on = 1; | |
1964 besr.deinterlace_pattern = 0x00055555; | |
1965 break; | |
1966 case CFG_UNIQUE_INTERLACING: | |
1967 besr.deinterlace_on = 1; | |
1968 besr.deinterlace_pattern = info->deinterlace_pattern; | |
1969 break; | |
1970 } | |
1971 OUTREG(OV0_REG_LOAD_CNTL, REG_LD_CTL_LOCK); | |
1972 radeon_engine_idle(); | |
1973 while(!(INREG(OV0_REG_LOAD_CNTL)®_LD_CTL_LOCK_READBACK)); | |
1974 radeon_fifo_wait(15); | |
1975 sflg = INREG(OV0_SCALE_CNTL); | |
1976 if(besr.deinterlace_on) | |
1977 { | |
1978 OUTREG(OV0_SCALE_CNTL,sflg | SCALER_ADAPTIVE_DEINT); | |
1979 OUTREG(OV0_DEINTERLACE_PATTERN,besr.deinterlace_pattern); | |
1980 } | |
1981 else OUTREG(OV0_SCALE_CNTL,sflg & (~SCALER_ADAPTIVE_DEINT)); | |
1982 OUTREG(OV0_REG_LOAD_CNTL, 0); | |
1983 return 0; | |
1984 } | |
1985 | |
1986 int vixPlaybackGetDeint( vidix_deinterlace_t * info) | |
1987 { | |
1988 if(!besr.deinterlace_on) info->flags = CFG_NON_INTERLACED; | |
1989 else | |
1990 { | |
1991 info->flags = CFG_UNIQUE_INTERLACING; | |
1992 info->deinterlace_pattern = besr.deinterlace_pattern; | |
1993 } | |
1994 return 0; | |
1995 } | |
4869 | 1996 |
1997 | |
1998 /* Graphic keys */ | |
1999 static vidix_grkey_t radeon_grkey; | |
2000 | |
2001 static void set_gr_key( void ) | |
2002 { | |
2003 if(radeon_grkey.ckey.op == CKEY_TRUE) | |
2004 { | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2005 int dbpp=radeon_vid_get_dbpp(); |
4869 | 2006 besr.ckey_on=1; |
2007 | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2008 switch(dbpp) |
4869 | 2009 { |
2010 case 15: | |
8856 | 2011 #ifdef RADEON |
8858 | 2012 if(RadeonFamily > 100) |
8856 | 2013 besr.graphics_key_clr= |
2014 ((radeon_grkey.ckey.blue &0xF8)) | |
2015 | ((radeon_grkey.ckey.green&0xF8)<<8) | |
2016 | ((radeon_grkey.ckey.red &0xF8)<<16); | |
2017 else | |
2018 #endif | |
4869 | 2019 besr.graphics_key_clr= |
2020 ((radeon_grkey.ckey.blue &0xF8)>>3) | |
2021 | ((radeon_grkey.ckey.green&0xF8)<<2) | |
2022 | ((radeon_grkey.ckey.red &0xF8)<<7); | |
2023 break; | |
2024 case 16: | |
8856 | 2025 #ifdef RADEON |
2026 /* This test may be too general/specific */ | |
8858 | 2027 if(RadeonFamily > 100) |
8856 | 2028 besr.graphics_key_clr= |
2029 ((radeon_grkey.ckey.blue &0xF8)) | |
2030 | ((radeon_grkey.ckey.green&0xFC)<<8) | |
2031 | ((radeon_grkey.ckey.red &0xF8)<<16); | |
2032 else | |
2033 #endif | |
4869 | 2034 besr.graphics_key_clr= |
2035 ((radeon_grkey.ckey.blue &0xF8)>>3) | |
2036 | ((radeon_grkey.ckey.green&0xFC)<<3) | |
2037 | ((radeon_grkey.ckey.red &0xF8)<<8); | |
2038 break; | |
2039 case 24: | |
2040 besr.graphics_key_clr= | |
2041 ((radeon_grkey.ckey.blue &0xFF)) | |
2042 | ((radeon_grkey.ckey.green&0xFF)<<8) | |
2043 | ((radeon_grkey.ckey.red &0xFF)<<16); | |
2044 break; | |
2045 case 32: | |
2046 besr.graphics_key_clr= | |
2047 ((radeon_grkey.ckey.blue &0xFF)) | |
2048 | ((radeon_grkey.ckey.green&0xFF)<<8) | |
2049 | ((radeon_grkey.ckey.red &0xFF)<<16); | |
2050 break; | |
2051 default: | |
2052 besr.ckey_on=0; | |
2053 besr.graphics_key_msk=0; | |
2054 besr.graphics_key_clr=0; | |
2055 } | |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2056 #ifdef RAGE128 |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2057 besr.graphics_key_msk=(1<<dbpp)-1; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2058 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_NE|CMP_MIX_AND; |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2059 #else |
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2060 besr.graphics_key_msk=besr.graphics_key_clr; |
8876
026ed72206ba
patch which removes the rage_ckey_model fix and updates
arpi
parents:
8859
diff
changeset
|
2061 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|CMP_MIX_AND|GRAPHIC_KEY_FN_EQ; |
6254
034b12194350
rage128/radeon fixes, mach64 mess^H^H^H^Hcleanup, pm3 driver.
arpi
parents:
5165
diff
changeset
|
2062 #endif |
4869 | 2063 } |
2064 else | |
2065 { | |
2066 besr.ckey_on=0; | |
2067 besr.graphics_key_msk=0; | |
2068 besr.graphics_key_clr=0; | |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
2069 besr.ckey_cntl = VIDEO_KEY_FN_TRUE|GRAPHIC_KEY_FN_TRUE|CMP_MIX_AND; |
4869 | 2070 } |
5044
43dc579db3d1
Fixed color key definitions. Waiting for new bugreports ;)
nick
parents:
5041
diff
changeset
|
2071 radeon_fifo_wait(3); |
4869 | 2072 OUTREG(OV0_GRAPHICS_KEY_MSK, besr.graphics_key_msk); |
2073 OUTREG(OV0_GRAPHICS_KEY_CLR, besr.graphics_key_clr); | |
2074 OUTREG(OV0_KEY_CNTL,besr.ckey_cntl); | |
2075 } | |
2076 | |
2077 int vixGetGrKeys(vidix_grkey_t *grkey) | |
2078 { | |
2079 memcpy(grkey, &radeon_grkey, sizeof(vidix_grkey_t)); | |
2080 return(0); | |
2081 } | |
2082 | |
2083 int vixSetGrKeys(const vidix_grkey_t *grkey) | |
2084 { | |
2085 memcpy(&radeon_grkey, grkey, sizeof(vidix_grkey_t)); | |
2086 set_gr_key(); | |
2087 return(0); | |
2088 } |